

# F81801

# 64 pin TQFP Super Hardware Monitor LPC I/O

Release Date: Sep., 2011

Version: V0.17P





### F81801 Datasheet Revision History

| Version | Date       | Page | Revision History                                              |  |
|---------|------------|------|---------------------------------------------------------------|--|
| V0.10P  | 2009/4/3   | -    | Preliminary Version.                                          |  |
| V0.11P  | 2009/6/1   |      | Add LED_VCC & ALERT# function                                 |  |
| VO.TIP  | 2009/6/1   | _    | Add Related Registers & Application Circuit                   |  |
| V0.12P  | 2009/7/10  |      | Made Correction & Clarification                               |  |
| V0.12P  | 2009/7/10  | _    | Modify Application Circuit (Temperature Sensing Method)       |  |
| V0.13P  | 2009/7/13  | -    | Update Package Dimensions                                     |  |
|         |            |      | Made Correction & Clarification                               |  |
|         |            |      | Update Electrical Characteristics                             |  |
| V0.14P  | 2009/9/18  | -    | Add Industrial Spec40°C to +85°C                              |  |
| V0.14F  |            |      | Update Fan 1~3 Related Setting Index A6~A9, and B6~B9         |  |
|         |            |      | GPIO1 Pin Status Index E2h                                    |  |
|         |            |      | TSI and SMBus Related Register Index E0h~EDh                  |  |
|         |            |      | Made Correction & Clarification                               |  |
| V0.15P  | 2010/5/24  | -    | Enhanced Fan Speed Count Description                          |  |
|         |            |      | Modify RS485 Enable Register for COM 1 & 2 – Index F0h, bit 4 |  |
| V0.16P  | 2010/11/29 |      | Made Correction & Clarification                               |  |
| VU. 10F | 2010/11/29 | -    | Add Top Marking Specification                                 |  |
| \/0.47D | 2011/09/26 | -    | Made Correction & Clarification                               |  |
| V0.17P  | 2011/09/26 |      | Update WDT Devices Registers Index No.                        |  |

<sup>\*</sup> Preliminary datasheet is subjected to change without notice.

Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.

#### **LIFE SUPPORT APPLICATIONS**

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Fintek for any damages resulting from such improper use or sales.





## **Table of Content**

| 1.                   | General Description                                                     | 1  |
|----------------------|-------------------------------------------------------------------------|----|
| 1.<br>2.             | Feature List                                                            |    |
| 2.<br>3.             | Key Specification                                                       |    |
| 3.<br>4.             | Block Diagram                                                           |    |
| <del>4</del> .<br>5. | Pin Configuration                                                       |    |
| _                    | -                                                                       |    |
| 6.                   | Pin Description                                                         |    |
|                      | 6.2 LPC Interface                                                       |    |
|                      |                                                                         |    |
|                      | 6.3 UART, and 80-Port                                                   |    |
|                      | 6.4 Hardware Monitor, SPI Interface                                     |    |
|                      | 6.5 ACPI Function Pins                                                  |    |
| _                    | 6.6 KBC Function                                                        |    |
| 7.                   | Function Description                                                    |    |
|                      | 7.1. Power on Strapping Option                                          |    |
|                      | 7.2. Hardware Monitor                                                   |    |
|                      | 7.3. Keyboard Controller                                                |    |
|                      | 7.4. SPI Interface                                                      |    |
|                      | 7.5. 80 Port                                                            |    |
|                      | 7.6. ACPI Function                                                      |    |
|                      | 7.7. PECI Function                                                      | 46 |
|                      | 7.8. SST Function                                                       | 46 |
|                      | 7.9. TSI Function                                                       | 47 |
| 8.                   | Register Description                                                    | 47 |
|                      | 8.1 Global Control Registers                                            | 49 |
|                      | 8.2 UART1 Registers (CR01)                                              | 53 |
|                      | 8.3 UART 2 Registers (CR02)                                             | 54 |
|                      | 8.4 Hardware Monitor Registers (CR04)                                   | 55 |
|                      | 8.5 KBC Registers (CR05)                                                | 55 |
|                      | 8.6 GPIO0 Registers (CR06) (All registers of GPIO are powered by VSB3V) | 56 |
|                      | 8.7 WDT Registers (CR07)                                                | 61 |
|                      | 8.8 SPI Registers (CR08)                                                | 62 |
|                      | 8.9 PME and ACPI Registers (CR0A)                                       |    |
| a                    | Flectrical Characteristics                                              | 68 |







| 10. | Ordering Information      | . /1 |
|-----|---------------------------|------|
| 11. | Top Marking Specification | .71  |
| 12. | Package Dimensions        | .72  |
| 13. | Application Circuit       | .74  |



### 1. General Description

The F81801 which is the featured IO chip for new generational PC system is equipped with two UART ports, KBC, Serial Peripheral Interface (SPI), and 80-Port. The F81801 integrated with hardware monitor, 2 sets of voltage sensor, 2 sets of creative auto-controlling fans and 2 temperature sensor pins for the accurate dual current type temp. measurement for CPU thermal diode or external transistors 2N3906.

The F81801 provides flexible features for multi-directional application. For instance, provides 16 GPIO pins (multi-pin), IRQ sharing function also designed in UART feature for particular usage and accurate current mode H/W monitor will be worth in measurement of temperature, provides 2 modes fan speed control mechanism included Manual Mode/Speed Mode/Temperature Mode for users' selection.

Additionally SPI interface is for BIOS usage including bridge function and back up function (Supports up to 16M and provides Mapping selection), and the 80-Port is for engineering and debuging usage. The F81801 supports newest AMD new interface TSI and Intel PECI 1.1/SST interfaces for temperature reading. Finally, the F81801 is powered by 3.3V voltage, with the LPC interface in the package of 64-TQFP green package.

#### 2. Feature List

#### General Functions

- Comply with LPC Spec. 1.1
- Support ACPI
- Provides two UARTs,
- Support KBC
- > H/W monitor functions
- > SPI interface for BIOS Bridge and backup use.
- Support Mapping selection for BIOS backup function
- > 80-Port interface from COM2
- Support AMD TSI interface and Intel SST/PECI interface
- ➤ PECI
- > 16 GPIO Pins for flexible application
- > 24/48 MHz clock input
- Packaged in 64-TQFP green package and powered by 3.3VCC



#### UART

- ➤ Two high-speed 16C550 compatible UART with 16-byte FIFOs
- Fully programmable serial-interface characteristics
- ➤ Baud rate up to 115.2K
- Support IRQ sharing

#### Keyboard Controller

- Compatibility with the 8042
- Support PS/2 mouse
- > Support both interrupt and polling modes
- > Hardware Gate A20 and Hardware Keyboard Reset

#### Hardware Monitor Functions

- > 2 dual current type (±3°C) thermal inputs for CPU thermal diode
- ➤ Temperature range -40°C ~127°C
- > 2 sets voltage monitoring
- ➤ High limit signal (PME#) for Vcore level
- 2 fan speed monitoring inputs
- 2 fan speed PWM/DC control outputs(support 3 wire and 4 wire fans)
- > Issue PME# and OVT# hardware signals output
- > Case intrusion detection circuit
- > WATCHDOG# comparison of all monitored values

#### Serial Peripheral Interface Compatible

- > Support SPI bridge function for BIOS use
- Support Back Up BIOS function
- > Up to 16M bit Support
- Mapping Selection function

#### 80-Port Interface

- Monitor 0x80 Port and output the value via signals defined for 7-segment display.
- ➤ High nibble and low nibble are outputted interleaved at 1KHz frequency.

-2-

> 80-Port output by COM2 interface.

### Integrate AMD TSI interface

#### Integrate Intel PECI 1.1 /SST interface



### Package

64-TQFP green package

Noted: Patented TW207103 TW207104 TW220442 US6788131 B1 TWI235231 TW237183 TWI263778

## 3. Key Specification

Supply Voltage

Operating Supply Current

3.0V to 3.6V

10mA typ.

## 4. Block Diagram







## 5. Pin Configuration





## 6. Pin Description

I/O<sub>12t</sub> - TTL level bi-directional pin with 12 mA source-sink cap ability.

I/OOD<sub>12t</sub> - TTL level bi-directional pin, can select to OD or OUT by register, with 12 mA source-sink capability.

I/OOD<sub>12st,Iv</sub> - Low level bi-directional pin with schmitt trigger, can select to OD or OUT by register, with 12 mA source-sink capability.

I/OD<sub>16st,5v</sub> - TTL level bi-directional pin with schmitt trigger,Open-drain output with 16 mA source-sink capability, 5V tolerance.

 $I/O_{D8,st,lv}$  - Low level bi-directional pin (VIH  $\rightarrow$  0.9V, VIL  $\rightarrow$  0.6V.) with schmitt trigger. Output with 8mA drive and 1mA sink capability.

 $I/O_{s1,D8,st,IV}$  - Low level bi-directional pin (VIH  $\rightarrow$  0.9V, VIL  $\rightarrow$  0.6V.) with schmitt trigger. Output with 8mA drive and 1mA sink capability.

I/OD<sub>12,st,lv</sub> - Low level bi-directional pin (VIH  $\rightarrow$  0.9V, VIL  $\rightarrow$  0.6V.) with schmitt trigger. Output with 12mA sink capability.

 $O_{8,u47,5v}$  - Open-drain pin with 8 mA source-sink capability, pull-up 47k ohms, 5V tolerance.

O<sub>12</sub> - Output pin with 12 mA source-sink capability.
 Output pin with 30 mA source-sink capability.

AOUT - Output pin(Analog).

OD<sub>12</sub> - Open-drain output pin with 12 mA sink capability.

OD<sub>12,5v</sub> - Open-drain output pin with 12 mA sink capability, 5V tolerance.

OD<sub>24</sub> - Open-drain output pin with 24 mA sink capability.

IN<sub>t,5v</sub> - TTL level input pin,5V tolerance.
 IN<sub>st</sub> - TTL level input pin and schmitt trigger.

IN<sub>st5v</sub> - TTL level input pin and schmitt trigger, 5V tolerance.

AIN - Input pin(Analog). AOUT - Output pin.

P - Power.

#### 6.1 Power Pin

| Pin No. | Pin Name | Type | Description                                                 |
|---------|----------|------|-------------------------------------------------------------|
| 12, 30  | VCC      | Р    | Power supply voltage input with 3.3V                        |
| 18      | GND      | Р    | Digital GND                                                 |
| 43      | VSB3V    | Р    | Stand-by power supply voltage input 3.3V                    |
| 57      | VBAT     | Р    | Battery voltage input                                       |
| 59      | AGND(D-) | Р    | Analog GND                                                  |
| 64      | AVSB     | Р    | Analog power supply voltage input with 3.3V stand-by power. |

#### 6.2 LPC Interface

| Pin No. | Pin Name | Type                | PWR | Description                                                      |
|---------|----------|---------------------|-----|------------------------------------------------------------------|
| 23      | LRESET#  | IN <sub>st,5v</sub> | VCC | Reset signal. It can connect to PCIRST# signal on the host.      |
| 24      | SERIRQ   | I/O <sub>12t</sub>  | VCC | Serial IRQ input/Output.                                         |
| 25      | LFRAME#  | IN <sub>st</sub>    | VCC | Indicates start of a new cycle or termination of a broken cycle. |
| 26-29   | LAD[3:0] | I/O <sub>12t</sub>  | VCC | These signal lines communicate address, control, and             |

-5-





|    |        |                  |     | data information over the LPC bus between a host and a peripheral. |
|----|--------|------------------|-----|--------------------------------------------------------------------|
| 31 | PCICLK | IN <sub>st</sub> | VCC | 33MHz PCI clock input.                                             |
| 32 | CLKIN  | IN <sub>st</sub> | VCC | System clock input. According to the input frequency 24/48MHz.     |

## 6.3 UART, and 80-Port

| Pin No. | Pin Name    | Туре                  | PWR | Description                                                                                                                                                                                 |
|---------|-------------|-----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DCD1#       | IN <sub>t,5v</sub>    | VCC | Data Carrier Detect. An active low signal indicates the modem or data set has detected a data carrier.                                                                                      |
| 2       | RI1#        | IN <sub>t,5v</sub>    | vcc | Ring Indicator. An active low signal indicates that a ring signal is being received from the modem or data set.                                                                             |
| 3       | CTS1#       | $IN_{t,5v}$           | VCC | Clear To Send is the modem control input.                                                                                                                                                   |
|         | DTR1#       | O <sub>8,u47,5v</sub> |     | UART 1 Data Terminal Ready. An active low signal informs the modem or data set that controller is ready to communicate. Internal 47k ohms pulled high and disable after power on strapping. |
| 4       | FAN60_100   | IN <sub>t,5v</sub>    | VCC | Power on strapping pin: 1(Default): (Internal pull high) Power on fan speed default duty is 60%.(PWM) 0: (External pull down) Power on fan speed default duty is 100%.(PWM)                 |
| _       | RTS1#       | O <sub>8,u47,5v</sub> |     | UART 1 Request To Send. An active low signal informs the modem or data set that the controller is ready to send data. Internal 47k ohms pulled high and disable after power on strapping.   |
| 5       |             |                       | VCC | Power on strapping pin:                                                                                                                                                                     |
|         | 80_TRAP     | IN <sub>t,5v</sub>    |     | 1(Default): Default 80-port enable (Internal pull high) 80<br>port decode output from COM2 interface<br>0: Disable 80-port function                                                         |
| 6       | DSR1#       | IN <sub>t,5v</sub>    | VCC | Data Set Ready. An active low signal indicates the modem or data set is ready to establish a communication link and transfer data to the UART.                                              |
| _       | SOUT1       | O <sub>8,u47,5v</sub> |     | UART 1 Serial Output. Used to transmit serial data out to the communication link. Internal 47k ohms pulled high and disable after power on strapping.                                       |
| 7       |             |                       | VCC | Power on strapping: (Internal pull high)                                                                                                                                                    |
|         | Config4E_2E | IN <sub>t,5v</sub>    |     | 1(Default): Configuration register →4E<br>0 : Configuration register →2E                                                                                                                    |
| 8       | SIN1        | IN <sub>t,5v</sub>    | VCC | Serial Input. Used to receive serial data through the communication link.                                                                                                                   |
|         | DCD2#       | IN <sub>t,5v</sub>    |     | Data Carrier Detect. An active low signal indicates the modem or data set has detected a data carrier.                                                                                      |
| 9       | SEGG        | O <sub>12</sub>       | VCC | SEGG for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
|         | GPIO30      | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |
|         | RI2#        | IN <sub>t,5v</sub>    | VCC | Ring Indicator. An active low signal indicates that a ring signal is being received from the modem or data set.                                                                             |
| 10      | SEGF        | O <sub>12</sub>       |     | SEGF for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
|         | GPIO31      | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |





|    | CTS2#             | $IN_{t,5v}$           |     | Clear To Send is the modem control input.                                                                                                                                                   |
|----|-------------------|-----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 | SEGA              | O <sub>12</sub>       | VCC | SEGA for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
|    | GPIO32            | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |
|    | DTR2#             | O <sub>8,u47,5v</sub> |     | UART 2 Data Terminal Ready. An active low signal informs the modem or data set that controller is ready to communicate. Internal 47k ohms pulled high and disable after power on strapping. |
| 13 | SEGD              | O <sub>12</sub>       | VCC | SEGD for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
|    | GPIO33            | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |
|    | SPI_BACK_TR<br>AP | IN <sub>t,5v</sub>    |     | Power on strapping : 1(Default): SPI as a backup BIOS 0 : SPI as a primary BIOS                                                                                                             |
|    | RTS2#             | O <sub>8,u47,5v</sub> |     | UART 2 Request To Send. An active low signal informs the modem or data set that the controller is ready to send data. Internal 47k ohms pulled high and disable after power on strapping.   |
| 14 | SEGC              | O <sub>12</sub>       | VCC | SEGC for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
|    | GPIO34            | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |
|    |                   |                       |     | Power on strapping :                                                                                                                                                                        |
|    | PWM_DC            | $IN_{t,5v}$           |     | 1 (Default): Fan control method will be PWM Mode<br>0 Drive :Fan control method will be Linear Mode                                                                                         |
| 15 | DSR2#             | 1,51                  | VCC | Data Set Ready. An active low signal indicates the modem or data set is ready to establish a communication link and transfer data to the UART.                                              |
| 15 | L#                | O <sub>30</sub>       | VCC | L# for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                            |
|    | GPIO35            | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |
|    | SOUT2             | O <sub>8,u47,5v</sub> |     | UART 2 Serial Output. Used to transmit serial data out to the communication link. Internal 47k ohms pulled high and disable after power on strapping.                                       |
|    | SEGB              | O <sub>12</sub>       |     | SEGB for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
| 16 | GPIO36            | I/OOD <sub>12t</sub>  | VCC | General purpose IO. (Select by register)                                                                                                                                                    |
|    |                   |                       |     | Power on strapping: (Internal pull high)                                                                                                                                                    |
|    | SPI_DIS_TRAP      | $IN_{t,5v}$           |     | 1(Default) : SPI function disable                                                                                                                                                           |
|    |                   |                       |     | 0 : SPI function enable                                                                                                                                                                     |
|    | SIN2              | $IN_{t,5v}$           |     | Serial Input. Used to receive serial data through the communication link.                                                                                                                   |
| 17 | SEGE              | O <sub>12</sub>       | VCC | SEGE for 7-segment display. (Select by pin 122 power on strapping)                                                                                                                          |
|    | GPIO37            | I/OOD <sub>12t</sub>  |     | General purpose IO. (Select by register)                                                                                                                                                    |





## 6.4 Hardware Monitor, SPI Interface

| Pin No. | Pin Name | Туре                                       | PWR   | Description                                                                                                                                                                                                                                                                                                       |
|---------|----------|--------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19      | FANIN1   | IN <sub>st,5v</sub>                        | VCC   | Fan 1 tachometer input.                                                                                                                                                                                                                                                                                           |
| 20      | FANCTL1  | OD <sub>12,5v</sub>                        | VCC   | Fan 1 control output. This pin provides PWM                                                                                                                                                                                                                                                                       |
|         |          | AOUT                                       | VCC   | duty-cycle output or a voltage output.                                                                                                                                                                                                                                                                            |
| 21      | FANIN2   | IN <sub>st,5v</sub><br>OD <sub>12,5v</sub> |       | Fan 2 tachometer input.  Fan 2 control output. This pin provides PWM                                                                                                                                                                                                                                              |
| 22      | FANCTL2  | AOUT                                       | VCC   | duty-cycle output or a voltage output.                                                                                                                                                                                                                                                                            |
| 0.5     | GPIO12   | I/OOD <sub>12t</sub>                       | \/OO  | General purpose IO.                                                                                                                                                                                                                                                                                               |
| 35      | WDTRST#  | OD <sub>1,-5v</sub>                        | VCC   | Watch dog timer signal output. (Selecty by register)                                                                                                                                                                                                                                                              |
|         | SST      | I/O <sub>D8t,st,lv</sub>                   |       | Intel SST hardware monitor interface. (Default)                                                                                                                                                                                                                                                                   |
| 36      | TSI_CLK  | I/OD <sub>12,st,lv</sub>                   | VCC   | Clock output for AMD TSI interface. (Select by register)                                                                                                                                                                                                                                                          |
| 30      | IBX_CLK  | I/OD <sub>12,st,lv</sub>                   | VCC   | Clock output for INTEL PCH (IBex Peak) interface. (Select by register)                                                                                                                                                                                                                                            |
|         | GPIO15   | I/OOD <sub>12,st,lv</sub>                  |       | General purpose IO. (Selecty by register)                                                                                                                                                                                                                                                                         |
|         | PECI     | I/O <sub>s1,D8,st,lv</sub>                 |       | Intel PECI hardware monitor interface. (Default)                                                                                                                                                                                                                                                                  |
|         | TSI_DAT  | I/OD <sub>12,st,lv</sub>                   |       | AMD TSI data interface. (Select by register)                                                                                                                                                                                                                                                                      |
| 37      | IBX_SDA  | I/OD <sub>12,st,lv</sub>                   | VCC   | INTEL PCH (IBex Peak) data interface pin. (Select by register)                                                                                                                                                                                                                                                    |
|         | GPIO16   | I/OOD <sub>12,st,lv</sub>                  |       | General purpose IO. (Selecty by register)                                                                                                                                                                                                                                                                         |
|         | GPIO20   | I/OOD <sub>12t</sub>                       |       | General purpose IO.                                                                                                                                                                                                                                                                                               |
| 38      | SPI_SLK  | O <sub>12</sub>                            | VCC   | Serial clock output pin for SPI device. (Select by pin 2/5 power on strapping)                                                                                                                                                                                                                                    |
|         | GPIO21   | I/OOD <sub>12t</sub>                       |       | General purpose IO.                                                                                                                                                                                                                                                                                               |
| 39      | SPI_CS0# | O <sub>12</sub>                            | VCC   | Function A: When using firmware hub BIOS for primary BIOS and SPI BIOS for second BIOS, please connect this pin to SPI BIOS chip select pin. Function B: When using two SPI Flashes for primary and back up BIOS, please connect this pin to primary BIOS chip select pin. (Select by pin 2/5 power on strapping) |
|         | GPIO22   | I/OOD <sub>12t</sub>                       |       | General purpose IO.                                                                                                                                                                                                                                                                                               |
| 40      | SPI_MISO | IN <sub>t,5v</sub>                         | VCC   | SPI master in/slave out pin. (Select by pin 2/5 power on strapping)                                                                                                                                                                                                                                               |
|         | GPIO23   | I/OOD <sub>12t</sub>                       |       | General purpose IO.                                                                                                                                                                                                                                                                                               |
| 41      | SPI_MOSI | O <sub>12</sub>                            | VCC   | SPI master out/slave in pin. (Select by pin 2/5 power on strapping)                                                                                                                                                                                                                                               |
|         | OVT#     | OD <sub>12,5v</sub>                        |       | Over temperature signal output.                                                                                                                                                                                                                                                                                   |
|         | GPIO06   | I/OOD <sub>12t</sub>                       |       | General purpose pin.                                                                                                                                                                                                                                                                                              |
| 42      | BEEP     | OD <sub>12</sub>                           | VSB3V | Beep pin.                                                                                                                                                                                                                                                                                                         |
|         | ALERT#   | OD <sub>12</sub>                           |       | Power LED for VCC                                                                                                                                                                                                                                                                                                 |
|         | LED_VCC  | OD <sub>12</sub>                           |       | Alert a signal when something issues                                                                                                                                                                                                                                                                              |
| 50      | PME#     | OD <sub>12,5v</sub>                        | VSB3V | Generated PME event. It supports the PCI PME# interface. This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                    |
| 60      | D2+      | AIN                                        | AVSB  | Thermal diode/transistor temperature sensor input.                                                                                                                                                                                                                                                                |
| 61      | D1+(CPU) | AIN                                        | AVSB  | CPU thermal diode/transistor temperature sensor input. This pin is for CPU use.                                                                                                                                                                                                                                   |





| 62 | VIN2        | AIN | AVSB | Voltage Input 2          |
|----|-------------|-----|------|--------------------------|
| 63 | Vcore(VIN1) | AIN | AVSB | Voltage Input for Vcore. |

### 6.5 ACPI Function Pins

| Pin No. | Pin Name | Туре                | PWR   | Description                                                                                                                                                             |
|---------|----------|---------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48      | S5#      | IN <sub>st,5v</sub> | VSB3V | S3# input. This pin companies with S3# to indicate operating state from S0 to S3 and S4/S5 sleep states.                                                                |
| 49      | ATXPG_IN | IN <sub>st,5v</sub> | VSB3V | ATX Power Good input.                                                                                                                                                   |
| 51      | PWSIN#   | IN <sub>st,5v</sub> | VSB3V | Main power switch button input.                                                                                                                                         |
| 52      | PWSOUT#  | OD <sub>12,5v</sub> | VSB3V | Panel Switch Output. This pin is low active and pulse output. It is power on request output#.                                                                           |
| 53      | S3#      | IN <sub>st,5v</sub> | VSB3V | S3# Input is Main power on-off switch input.                                                                                                                            |
| 54      | PSON#    | OD <sub>12,5v</sub> | VSB3V | Power supply on-off control output. Connect to ATX power supply PS_ON# signal.                                                                                          |
| 55      | PWROK    | OD <sub>12,5v</sub> | VBAT  | PWROK function, It is power good signal of VCC, which is delayed 400ms (default) as VCC arrives at 2.8V. It falls when S3# gets low.                                    |
| 56      | RSMRST#  | OD <sub>12,5v</sub> | VBAT  | Resume Reset# function, It is power good signal of VSB, which is delayed 66ms as VSB arrives at 2.9V. There is an option to set RSMRST# falls wheb VSB drops to 2.3V.   |
| 58      | COPEN#   | IN <sub>st,5v</sub> | VBAT  | Case Open Detection #. This pin is connected to a specially designed low power CMOS flip-flop backed by the battery for case open state preservation during power loss. |

### 6.6 KBC Function

| Pin No. | Pin Name | Туре                     | PWR   | Description                                                                                            |
|---------|----------|--------------------------|-------|--------------------------------------------------------------------------------------------------------|
| 33      | KBRST#   | OD <sub>16,u10-,v</sub>  | VCC   | Keyboard reset. This pin is high after system reset. Internal pull high 3.3V with 10k ohms. (KBC P20)  |
| 34      | GA20     | OD <sub>16,u10,5v</sub>  | VCC   | Gate A20 output. This pin is high after system reset. Internal pull high 3.3V with 10k ohms. (KBC P21) |
| 44      | KDATA    | I/OD <sub>16,st,5v</sub> | VSB3V | Keyboard Data.                                                                                         |
| 45      | KCLK     | I/OD <sub>16,st,5v</sub> | VSB3V | Keyboard Clock.                                                                                        |
| 46      | MDAT     | I/OD <sub>16,st,5v</sub> | VSB3V | PS2 Mouse Data.                                                                                        |
| 47      | MCLK     | I/OD <sub>16,st,5v</sub> | VSB3V | PS2 Mouse Clock.                                                                                       |



## 7. Function Description

### 7.1. Power on Strapping Option

The F81801 provides four pins for power on hardware strapping to select functions. Power on strapping value follows TTL voltage level.

| Pin No. | Symbol          | Value | Description                                         |
|---------|-----------------|-------|-----------------------------------------------------|
| 13      | SPI BACK TRAP   | 1     | SPI as a backup BIOS (Default)                      |
| 13      | SPI_BACK_IRAP   | 0     | SPI as a primary BIOS                               |
| 14      | PWM DC TRAP     | 1     | Fan control mode: PWM mode. ( Default)              |
| 14      | FVVIVI_DC_TRAP  | 0     | Fan control mode: DAC mode.                         |
| 16      | SPI DIS TRAP    | 1     | SPI function disable(Default)                       |
| 10      | SPI_DIS_TRAP    | 0     | SPI function enable                                 |
| 4       | FAN60 100 TRAP  | 1     | Fan full duty is 60%.(Default)                      |
| -       | TANOO_100_11\Ar | 0     | Fan full duty is 100%.                              |
| 5       | ONDODT TOAD     | 1     | Enable the 80 port function. (Default)              |
| 3       | 80PORT_TRAP     | 0     | Disable the 80 port function.                       |
| 7       | Config4E 2E     | 1     | Configuration Register I/O port is 4E/4F. (Default) |
| '       | Config4E_2E     | 0     | Configuration Register I/O port is 2E/2F.           |

Table1. Power on trap configuration

#### 7.2. Hardware Monitor

For the 8-bit ADC has the 8mv LSB, the maximum input voltage of the analog pin is 2.04V. Therefore the voltage under 2.04V (ex:1.5V) can be directly connected to these analog inputs. The voltage higher than 2.04V should be reduced by a factor with external resistors so as to obtain the input range. Only 3Vcc is an exception for it is main power of the F81801. Therefore 3Vcc can directly connect to this chip's power pin and need no external resistors. There are two functions in this pin with 3.3V. The first function is to supply internal analog power of the F81801 and the second function is that voltage with 3.3V is connected to internal serial resistors to monitor the +3.3V voltage. The internal serial resistors are two 150K ohm, so that the internal reduced voltage is half of +3.3V.

There are four voltage inputs in the F81801 and the voltage divided formula is shown as follows:

$$VIN = V_{+12V} \times \frac{R_2}{R_1 + R_2}$$
 where  $V_{+12V}$  is the analog input voltage, for example.

If we choose R1=27K, R2=5.1K, the exact input voltage for V+12v will be 1.907V, which is within the tolerance. As for application circuit, it can be refer to the figure shown as follows.





Figure 1. Hardware monitor configuration

SMI# interrupt for voltage is shown as figure. Voltage exceeding or going below high limit will cause an interrupt if the previous interrupt has been reset by writing "1" all the interrupt Status Register. Voltage exceeding or going below low limit will result the same condition as voltage exceeding or going below high limit.



Figure 2

The F81801 monitors two remote temperature sensors. These sensors can be measured from -40°C to 127°C. More detail please refer to the register description.

Table 2. Remote-sensor transistor manufacturers

| Manufacturer | Model Number   |
|--------------|----------------|
| Panasonic    | 2SB0709 2N3906 |
| Philips      | PMBT3906       |



#### Monitor Temperature from "thermal diode"

Also, if the CPU, GPU or external circuits provide thermal diode for temperature measurement, the F81801 is capable to these situations. The build-in reference table is for PNP 2N3906 transistor, and each different kind of thermal diode should be matched with specific offset and BJT gain. In the Figure 1, the transistor is directly connected into temperature pins.

#### **ADC Noise Filtering**

The ADC is integrating type with inherently good noise rejection. Micro-power operation places constraints on high-frequency noise rejection; therefore, careful PCB board layout and suitable external filtering are required for high-accuracy remote measurement in electronically noisy environment. High frequency EMI is best filtered at D+ and D- with an external 2200pF capacitor. Too high capacitance may introduce errors due to the rise time of the switched current source. Nearly all noise sources tested cause the ADC measurement to be higher than the actual temperature, depending on the frequency and amplitude.

#### Over Temperature Signal (OVT#)

OVT# alert for temperature is shown as figure 3. When monitored temperature exceeds the over-temperature threshold value, OVT# will be asserted until the temperature goes below the hysteresis temperature.



**Temperature PME#** 

PME# interrupt for temperature is shown as figure 4. Temperature exceeding high limit or going below hysteresis will cause an interrupt if the previous interrupt has been reset by writing "1" all the interrupt Status Register.





\*Interrupt Reset when Interrupt Status Registers are written 1

Figure 4

#### Fan speed count

Inputs are provided by the signals from fans equipped with tachometer outputs. The level of these signals should be set to TTL level, and maximum input voltage cannot be over 5V. If the input signals from the tachometer outputs are over the 5V, the external trimming circuit should be added to reduce the voltage to obtain the input specification. The normal circuit and trimming circuits are shown as follows:

Determine the fan counter according to:

$$Count = \frac{1.5 \times 10^6}{RPM}$$

In other words, the fan speed counter (12 bit resolution) has been read from register, the fan speed can be evaluated by the following equation.

$$RPM = \frac{1.5 \times 10^6}{Count}$$

As for fan, it would be best to use 2 pulses (4 phases fan) tachometer output per round. So the parameter "Count" under 5 bit filter is 4096~64 and RPM is 366~23438 based on above equation. If using 8 phases fan, RPM would be from 183~11719.

#### Fan speed control

The F81801 provides 2 fan speed control methods:

1. DAC FAN CONTROL 2. PWM DUTY CYCLE



#### **DAC Fan Control**

The range of DC output is 0~3.3V, controlled by 8-bit register. 1 LSB is about 0.013V (VCC=3.3V). The output DC voltage is amplified by external OP circuit, thus to reach maximum FAN OPERATION VOLTAGE, 12V. The output voltage will be given as followed:

And the suggested application circuit for linear fan control would be:



Figure 5 DAC fan control application circuit

#### **PWM duty Fan Control**

The duty cycle of PWM can be programmed by a 8-bit register. The default duty cycle is set to 100%, that is, the default 8-bit registers is set to FFh. The expression of duty can be represented as follows.

$$Duty\_cycle(\%) = \frac{Programmed 8bit Register Value}{255} \times 100\%$$





Figure 6 +12/5V PWM fan control application circuit

#### Fan speed control mechanism

There are some modes to control fan speed and they are 1.Manual mode, 2.Stage auto mode, 3. Linear auto mode. More detail, please refer to the description of registers.

#### Manual mode

For manual mode, it generally acts as software fan speed control.

#### Stage auto mode

At this mode, the F81801 provides automatic fan speed control related to temperature variation of CPU/GPU or the system. The F81801 can provide four temperature boundaries and five intervals, and each interval has its related fan speed count. All these values should be set by BIOS first.

There are some examples as below:

#### A. Stage auto mode (PWM Duty)

Set temperature as 60°C, 50°C, 40°C, 30°C and Duty as 100%, 90%, 80%, 70%, 60%



Figure 7 Stage mode fan control illustration



- a. Once temp. is under 30°C, the lowest fan speed keeps 60% PWM duty
- b.Once temp. is over 30°C,40°C,50°C, the fan speed will vary from 60% to 90% PWM duty and increase with temp. level.
- c. Once temp. keeps in 55°C, fan speed keeps in 90% PWM duty
- d. If set the hysteresis as 3°C (default 4°C), once temp reduces under 47°C, fan speed reduces to 80% PWM duty and stays there.

#### B. Stage auto mode (RPM%)

Set temperature as 60°C, 50°C, 40°C, 30°C and assume the Full Speed is 6000rpm, set 90% of full speed RPM(5400rpm), 80%(4800rpm), 70%(4200rpm), 60%(3600rpm) of full speed RPM



Figure 8 Stage mode fan control illustration

- a. Once temp. is under 30°C, the lowest fan speed keeps 60% of full speed (3600RPM).
- b.Once temp. is over 30°C,40°C,50°C, the fan speed will vary from 3600RPM to 5400RPM and increase with temp. level.
- c. Once temp. keeps in 55°C, fan speed keeps in 90% of full speed (5400RPM)
- d.If set the hysteresis as 3°C (default 4°C), once temp reduces under 47°C, fan speed reduces to 4800RPM and stays there.

#### Linear auto mode

Besides, F81801 supports linear auto mode. Below two examples are describing this mode. More detail, please refer to the register description.

#### A. Linear auto mode (PWM Duty)

Set temperature as 70°C, 60°C, 50°C, 40°C and Duty as 100%, 70%, 60%, 50%, 40%





Figure 9 Linear mode fan control illustration-1

- a. Once temp. is under 40°C, the lowest fan speed keeps 40% PWM duty
- b. Once temp. is over 40°C,50°C,60°C, the fan speed will vary from 40% to 70% PWM duty and linearly increase with temp. variation. The temp.-fan speed monitoring and flash interval is 1sec.
- c. Once temp. goes over 70°C, fan speed will directly increase to 100% PWM duty (full speed)
- d. If set the hysteresis as 5°C (default is 4°C), once temp reduces under 65°C (not 70°C), fan speed reduces from 100% PWM duty and decrease linearly with temp..

#### B. Linear auto mode (RPM%)

Set temperature as  $70^{\circ}$ C,  $60^{\circ}$ C,  $50^{\circ}$ C,  $40^{\circ}$ C and if full speed is 6000RPM, setting 100%, 70%, 60%, 50%, 40% of full speed.



Figure 10 Linear mode fan control illustration-2

- a. Once temp. is under 40°C, the lowest fan speed keeps 40% of full speed (2400RPM)
- b. Once temp. is over 40°C,50°C,60°C, the fan speed will vary from 40% to 70% of full speed and almost linearly increase with temp. variation. The temp.-fan speed monitoring and flash interval is 1sec.
- c. Once temp. goes over 70°C, fan speed will directly increase to full speed 6000RPM.



d. If set the hysteresis as 5°C, once temp reduces under 65°C (not 70°C), fan speed reduces from full speed and decrease linearly with temp..

#### **PWMOUT Duty-cycle operating process**

In both "Manual RPM" and "Temperature RPM" modes, the F81801 adjust PWMOUT duty-cycle according to the current fan count and expected fan count. It will operate as follows:

- (1). When expected count is 0xFFF, PWMOUT duty-cycle will be set to 0x00 to turn off fan.
- (2). When expected count is 0x000, PWMOUT duty-cycle will be set to 0xFF to turn on fan with full speed.
- (3). If both (1) and (2) are not true,
- (4). When PWMOUT duty-cycle decrease to MIN\_DUTY(≠ 00h), obviously the duty-cycle will decrease to 00h next, the F81801 will keep duty-cycle at 00h for 1.6 seconds. After that, the F81801 starts to compare current fan count and expected count in order to increase or decrease its duty-cycle. This ensures that if there is any glitch during the period, the F81801 will ignore it.



#### **FAN FAULT#**

Fan\_Fault# will be asserted when the fan speed doesn't meet the expected fan speed within a programmable period (default is 11 seconds) or when fan stops with respect to PWM duty-cycle which should be able to turn on the fan. There are two conditions which may cause the FAN\_FAULT# event.

(1). When PWM\_Duty reaches 0xFF, the fan speed count can't reach the fan expected count in time. (Figure 12)





Figure 12 FAN\_FAULT# event

(2). After the period of detecting fan full speed, when PWM\_Duty > Min. Duty, and fan count still in 0xFFF.

#### **T1 Architecture**

The F81801 implement the Intel PECI/SST interface and AMD TSI interface to collect the CPU temperature for fan control. The CPU temperature source could be programmed to be from external diode, Intel PECI interface or AMD TSI interface.

The following is a device register map order which shows a summary of all registers. Please refer to each register if you want more detail information.

Register CR01 ~ CR03 → Configuration Registers

Register CR0A ~ CR0F → PECI/SST/TSI Control Register

Register CR10 ~ CR4F → Voltage Setting Register

Register CR60 ~ CR8E → Temperature Setting Register

Register CR90 ~ CRDF → Fan Control Setting Register

→Fan1 Detail Setting CRA0 ~ CRAF

→ Fan2 Detail Setting CRB0 ~ CRBF

Register CR5A ~ CR5D → HW Chip ID and Vender ID Register

#### Configuration Register — Index 01h

| Bit | Name          | R/W    | Default | Description                          |
|-----|---------------|--------|---------|--------------------------------------|
| 7   | BETA EN       | R/W    | 1 1     | 0: disable the T1 beta compensation. |
| _ ′ | DE IA_EN      |        |         | 1: enable the T1 beta compensation.  |
| 6   | INTEL MODEL   | D // / | 1 1     | 0: AMD model.                        |
| 0   | 6 INTEL_MODEL | R/W    |         | 1: Intel model.                      |





|          |            |     |                                    | O: Disable the TSI function via PECI/SST pins.  1: Enable the TSI function via PECI/SST pins.  This bit accompanying with INTEL_MODEL and SST_EN will determine the availability of AMD TSI, Intel PCH SMBus, PECI and SST. |                           |              |          |          |                    |                  |
|----------|------------|-----|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------|----------|----------|--------------------|------------------|
|          |            |     |                                    |                                                                                                                                                                                                                             | Setting                   |              |          |          | Results            |                  |
| 5 TSI_EN | R/W        | 0   | INTEL_<br>MODEL<br>(CR01,<br>bit6) | TSI_EN<br>(CR01,<br>bit5)                                                                                                                                                                                                   | SST_EN<br>(CR0A,<br>bit4) | PECI         | SST      | AMD TSI  | Intel PCH<br>SMBus |                  |
|          |            |     |                                    | 0                                                                                                                                                                                                                           | 0                         | Х            | N        | N        | N                  | N                |
|          |            |     |                                    | 0                                                                                                                                                                                                                           | 1                         | Х            | Ν        | Ν        | Υ                  | N                |
|          |            |     |                                    | 1                                                                                                                                                                                                                           | 0                         | 0            | Υ        | Ν        | N                  | N                |
|          |            |     |                                    | 1                                                                                                                                                                                                                           | 0                         | 1            | Y        | Υ        | N                  | N                |
|          |            |     |                                    | 1                                                                                                                                                                                                                           | 1                         | Х            | N        | N        | N                  | Y                |
|          |            |     |                                    | This bit is                                                                                                                                                                                                                 | cleared by                | LRESET#      |          |          |                    |                  |
| 4-3      | Reserved   | -   | -                                  | Reserved                                                                                                                                                                                                                    |                           |              |          |          |                    |                  |
| 2        | POWER_DOWN | R/W | 0                                  | Hardware                                                                                                                                                                                                                    | monitor fu                | nction pow   | er down. |          |                    |                  |
| 1        | FAN_START  | R/W | 1                                  | Set one to standby m                                                                                                                                                                                                        |                           | artup of fan | monitori | ng opera | tions; a zero      | puts the part in |
| 0        | V_T_START  | R/W | 1                                  | Set one to a zero puts                                                                                                                                                                                                      |                           | •            | •        | and vol  | tage monitor       | ing operations;  |

#### Configuration Register — Index 02h

| Bit | Name         | R/W | Default | Description                                                                                                                                                                                                     |
|-----|--------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | R/W | 0       | Dummy register.                                                                                                                                                                                                 |
| 6   | CASE_BEEP_EN | R/W | 0       | 0: Disable case open event output via BEEP. 1: Enable case open event output via BEEP.                                                                                                                          |
| 5-4 | OVT_MODE     | R/W | 0       | 00: The OVT# will be low active level mode. 01: The OVT# will be high active level mode. 10: The OVT# will be indicated by 1Hz LED function. 11: The OVT# will be indicated by (400/800HZ) BEEP output.         |
| 3   | Reserved     | R/W | 0       | Dummy register.                                                                                                                                                                                                 |
| 2   | CASE_SMI_EN  | R/W | 0       | Disable case open event output via PME.     Enable case open event output via PME.                                                                                                                              |
| 1-0 | ALERT_MODE   | R/W | 0       | 00: The ALERT# will be low active level mode. 01: The ALERT# will be high active level mode. 10: The ALERT# will be indicated by 1Hz LED function. 11: The ALERT# will be indicated by (400/800HZ) BEEP output. |

#### Case Status Register — Index 03h

| Bit | Name     | R/W | Default | Description                                                          |
|-----|----------|-----|---------|----------------------------------------------------------------------|
| 7-1 | Reserved | R/W | 0       | Return 0 when read.                                                  |
| 0   | CASE_STS | R/W | 0       | Case open event status. Write 1 to clear if case open event cleared. |

### Debug Port Temp Register — Index 04h

| Bit | Name     | R/W | Default | Description         |
|-----|----------|-----|---------|---------------------|
| 7-2 | Reserved | R/W | 0       | Return 0 when read. |





|     |                |     | Debug port temperature source select: 00: 0xff. |
|-----|----------------|-----|-------------------------------------------------|
| 1-0 | DPORT_TEMP_SEL | R/W | 01: T1 reading.                                 |
|     |                |     | 10: T2 reading. 11: Reserved.                   |

#### SST and VTT\_SEL Register — Index 0Ah

| Bit | Name        | R/W | Default | Description                                                                                                                             |
|-----|-------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved    | -   | 0       | Reserved.                                                                                                                               |
| 4   | SST_EN_REG  | R/W | 0       | Set this bit "1" and select Intel model will enable SST interface. Otherwise will disable SST interface This bit is cleared by LRESET#. |
| 3-2 | VTT_SEL     | R/W |         | PECI (Vtt) voltage select.  00: Vtt is 1.23V  01: Vtt is 1.13V  10: Vtt is 1.00V  11: Vtt is 1.00V                                      |
| 1   | DIG_T1_EN   | R/W | 0       | 0: Disable the digital interface of T1 (PECI/TSI). 1: Enable the digital interface of T1.                                               |
| 0   | DIODE_T1_EN | R/W | 1       | 0: Disable the D1+ measurement. 1: Enable the D1+ measurement.                                                                          |

#### PECI Address Register — Index 0Bh

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | CPU_SEL    | R/W | 0       | Select the Intel CPU socket number.  0000: no CPU presented. PECI host will use Ping() command to find CPU address.  0001: CPU is in socket 0, i.e. PECI address is 0x30.  0010: CPU is in socket 0, i.e. PECI address is 0x31.  0100: CPU is in socket 0, i.e. PECI address is 0x32.  1000: CPU is in socket 0, i.e. PECI address is 0x33.  Otherwise are reserved. |
| 3-1 | Reserved   | -   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                                                            |
| 0   | DOMAIN1_EN | R/W | 0       | If the CPU selected is dual core. Set this register 1 to read the temperature of domain1.                                                                                                                                                                                                                                                                            |

#### TCC TEMP Register — Index 0Ch

| Bit | Name                    | R/W | Default | Description                                                                                                                                                                                                                                                                                                             |
|-----|-------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TCC_TEMP/TSI_OFF<br>SET | R/W | 8'h55   | TCC Activation Temperature/TSI Offset. When PECI is enabled, the absolute value of CPU temperature is calculated by the equation: CPU_TEMP = TCC_TEMP + PECI Reading. The range of this register is -128 ~ 127. When AMD TSI or Intel PCH SMBus is enabled, this byte is used as the offset to be added to the reading. |

#### ${\tt SST\,ADDR\,Register} \, -\! \, {\tt Index} \, \, {\tt 0Dh}$

| Bit | Name                    | R/W | Default | Description                                                                                                                                                                                                                          |
|-----|-------------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SST_ADDR/<br>SMBUS_ADDR | R/W | 8'h4C   | When AMD TSI or Intel PCH SMBus is enabled, this byte is used as SMBUS_ADDR. SMBUS_ADDR[7:1] is the slave address sent by the embedded master to fetch the temperature.  Otherwise, this byte is used as SST_ADDR if SST is enabled. |





#### Voltage DIV Register — Index 0Eh

| Bit | Name     | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3-2 | VIN2_DIV | R/W |         | The value indicates the divisor of the voltage source.  00: voltage source is directly connected to VIN2.  01: voltage source is divided by 2 and connect to VIN2.  10: voltage source is divided by 4 and connect to VIN2.  11: voltage source is divided by 16 and connect to VIN2.                                                                                                                        |
| 1-0 | VIN1_DIV | R/W | 0       | The value indicates the divisor of the voltage source.  00: voltage source is directly connected to VIN1.  01: voltage source is divided by 2 and connect to VIN1.  10: voltage source is divided by 4 and connect to VIN1.  11: voltage source is divided by 16 and connect to VIN1.  Above is available only if SST is enabled. Otherwise, bit 7-1 will be used as I2C_ADDR if Intel PCH SMBus is enabled. |

#### **Voltage Setting**

#### Voltage1 PME# Enable Register — Index 10h

| Bit | Name      | R/W | Default | Description                                                                                                                |
|-----|-----------|-----|---------|----------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved  |     | 0       | Reserved                                                                                                                   |
| 1   | EN_V1_PME | R/W | 1 ()    | A one enables the corresponding interrupt status bit for PME# interrupt.  Set this bit 1 to enable PME# function for VIN1. |
| 0   | Reserved  |     | 0       | Reserved                                                                                                                   |

#### Voltage1 Interrupt Status Register — Index 11h

|     | -          |     |         |                                                                                                           |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------|
| Bit | Name       | R/W | Default | Description                                                                                               |
| 7-2 | Reserved   |     | 0       | Reserved                                                                                                  |
| 1   | V1_EXC_STS | R/W | 0       | This bit is set when the VIN1 is over the high limit. Write 1 to clear this bit, write 0 will be ignored. |
| 0   | Reserved   |     | 0       | Reserved                                                                                                  |

#### Voltage1 Exceeds Real Time Status Register 1 — Index 12h

| Bit | Name     | R/W | Default | Description                                                                                      |
|-----|----------|-----|---------|--------------------------------------------------------------------------------------------------|
| 7-2 | Reserved |     | 0       | Reserved                                                                                         |
| 1   | V1_EXC   | RO  | 1 ()    | A one indicates VIN1 exceeds the high or low limit. A zero indicates VIN1 is in the safe region. |
| 0   | Reserved |     | 0       | Reserved                                                                                         |

#### Voltage1 BEEP Enable Register — Index 13h

| Bit | Name       | R/W | Default | Description                                                                   |
|-----|------------|-----|---------|-------------------------------------------------------------------------------|
| 7-2 | Reserved   |     | 0       | Reserved                                                                      |
| 1   | EN_V1_BEEP | R/W | ()      | A one enables the corresponding interrupt status bit for BEEP output of VIN1. |
| 0   | Reserved   |     | 0       | Reserved                                                                      |

#### Voltage reading and limit—Index 20h- 4Fh

| Address | Attribute | Default<br>Value | Description                                       |
|---------|-----------|------------------|---------------------------------------------------|
| 20h     | RO        |                  | VCC3V reading. The unit of reading is 8mV.        |
| 21h     | RO        |                  | VIN1 (Vcore) reading. The unit of reading is 8mV. |





| 22h     | RO  | -  | VIN2 reading. The unit of reading is 8mV.        |  |  |
|---------|-----|----|--------------------------------------------------|--|--|
| 23h-26h | RO  | ŀ  | Reserved                                         |  |  |
| 27h     | RO  |    | VSB3V reading. The unit of reading is 8mV.       |  |  |
| 28h     | RO  |    | VBAT reading. The unit of reading is 8mV.        |  |  |
| 29~2Fh  | RO  | FF | Reserved                                         |  |  |
| 30~31h  | RO  | FF | Reserved                                         |  |  |
| 32h     | R/W | FF | V1 High Limit setting register. The unit is 8mV. |  |  |
| 33~4Fh  | RO  | FF | Reserved                                         |  |  |

### **Temperature Setting**

#### Temperature PME# Enable Register — Index 60h

| Bit | Name          | R/W | Default | Description                                                                             |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------------|
| 7   | Reserved      | -   | -       | Reserved                                                                                |
| 6   | EN_T2_OVT_PME | R/W | ()      | If set this bit to 1, PME# signal will be issued when TEMP2 exceeds OVT setting.        |
| 5   | EN_T1_OVT_PME | R/W | 0       | If set this bit to 1, PME# signal will be issued when TEMP1 exceeds OVT setting.        |
| 4-3 | Reserved      | -   | -       | Reserved                                                                                |
| 2   | EN_T2_EXC_PME | R/W | ()      | If set this bit to 1, PME# signal will be issued when TEMP2 exceeds high limit setting. |
| 1   | EN_T1_EXC_PME | R/W | ()      | If set this bit to 1, PME# signal will be issued when TEMP1 exceeds high limit setting. |
| 0   | Reserved      | R/W | 0       | Reserved                                                                                |

#### Temperature Interrupt Status Register — Index 61h

| Bit | Name        | R/W | Default | Description                                                                                                                                                       |
|-----|-------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved    | -   | -       | Reserved                                                                                                                                                          |
| 6   | T2_OVT_STS  | R/W | 0       | A one indicates TEMP2 temperature sensor has exceeded OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this bit, write 0 will be ignored.         |
| 5   | T1_OVT_STS  | R/W | 0       | A one indicates TEMP1 temperature sensor has exceeded OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this bit, write 0 will be ignored.         |
| 4-3 | Reserved    | -   | -       | Reserved                                                                                                                                                          |
| 2   | T2_EXC _STS | R/W | 0       | A one indicates TEMP2 temperature sensor has exceeded high limit or below the "high limit –hysteresis" limit. Write 1 to clear this bit, write 0 will be ignored. |
| 1   | T1_EXC _STS | R/W | 0       | A one indicates TEMP1 temperature sensor has exceeded high limit or below the "high limit –hysteresis" limit. Write 1 to clear this bit, write 0 will be ignored. |
| 0   | Reserved    | R/W | 0       | Reserved                                                                                                                                                          |

#### Temperature Real Time Status Register — Index 62h

| Bit | Name     | R/W | Default | Description                                                                                                      |
|-----|----------|-----|---------|------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | -   | -       | Reserved                                                                                                         |
| 6   | T2_OVT   | R/W |         | Set when the TEMP2 exceeds the OVT limit. Clear when the TEMP2 is below the "OVT limit –hysteresis" temperature. |





| 5   | T1_OVT   | R/W | 0 | Set when the TEMP1 exceeds the OVT limit. Clear when the TEMP1 is below the "OVT limit –hysteresis" temperature.   |
|-----|----------|-----|---|--------------------------------------------------------------------------------------------------------------------|
| 4-3 | Reserved | _   | - | Reserved                                                                                                           |
| 2   | T2_EXC   | R/W | 0 | Set when the TEMP2 exceeds the high limit. Clear when the TEMP2 is below the "high limit –hysteresis" temperature. |
| 1   | T1_EXC   | R/W | 0 | Set when the TEMP1 exceeds the high limit. Clear when the TEMP1 is below the "high limit –hysteresis" temperature. |
| 0   | Reserved | -   | - | Reserved                                                                                                           |

#### Temperature BEEP Enable Register — Index 63h

| Bit | Name           | R/W | Default | Description                                                                             |
|-----|----------------|-----|---------|-----------------------------------------------------------------------------------------|
| 7   | Reserved       | -   | -       | Reserved                                                                                |
| 6   | EN_T2_OVT_BEEP | R/W | 1 ()    | If set this bit to 1, BEEP signal will be issued when TEMP2 exceeds OVT limit setting.  |
| 5   | EN_T1_OVT_BEEP | R/W | ()      | If set this bit to 1, BEEP signal will be issued when TEMP1 exceeds OVT limit setting.  |
| 4-3 | Reserved       | -   | -       | Reserved                                                                                |
| 2   | EN_T2_EXC_BEEP | R/W | ()      | If set this bit to 1, BEEP signal will be issued when TEMP2 exceeds high limit setting. |
| 1   | EN_T1_EXC_BEEP | R/W | ()      | If set this bit to 1, BEEP signal will be issued when TEMP1 exceeds high limit setting. |
| 0   | Reserved       | R/W | 0       | Reserved                                                                                |

#### OVT Output Enable Register 1 — Index 66h

| Bit | Name        | R/W | Default | Description                                                                  |
|-----|-------------|-----|---------|------------------------------------------------------------------------------|
| 7   | Reserved    | -   | -       | Reserved                                                                     |
| 6   | EN_T2_ALERT | R   | 0       | Enable temperature 2 alert event (asserted when temperature over high limit) |
| 5   | EN_T1_ALERT | R   | 0       | Enable temperature 1 alert event (asserted when temperature over high limit) |
| 4-3 | Reserved    | -   | -       | Reserved                                                                     |
| 2   | EN_T2_OVT   | R/W | 0       | Enable over temperature (OVT) mechanism of temperature2.                     |
| 1   | EN_T1_OVT   | R/W | 1       | Enable over temperature (OVT) mechanism of temperature1.                     |
| 0   | Reserved    | R   | 0h      | Reserved.                                                                    |

#### TEMP1 Limit Hystersis Select Register -- Index 6Ch

| Bit | Name      | R/W | Default | Description                                                                   |
|-----|-----------|-----|---------|-------------------------------------------------------------------------------|
| 7-4 | TEMP1_HYS | R/W | 4h      | Limit hysteresis. (0~15°C) Temperature and below the (Boundary – hysteresis). |
| 3-0 | Reserved  | R   | 0h      |                                                                               |

#### TEMP2 Limit Hystersis Select Register -- Index 6Dh

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-4 | Reserved | -   | -       | Reserved    |





| 3-0 | TEMP2_HYS | R/W | 4h | Limit hysteresis (0~15°C). Temperature and below the (boundary – hysteresis). |
|-----|-----------|-----|----|-------------------------------------------------------------------------------|
|-----|-----------|-----|----|-------------------------------------------------------------------------------|

#### **DIODE OPEN Status Register -- Index 6Fh**

| Bit | Name          | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                    |
|-----|---------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved      | -   | -       | Reserved                                                                                                                                                                                                                                                                                                                                                       |
| 2   | T2_DIODE_OPEN | RO  | 0h      | External diode 2 is open                                                                                                                                                                                                                                                                                                                                       |
| 1   | T1_DIODE_OPEN | RO  | 0h      | This register indicates the abnormality of temperature 1 measurement.  When TSI interface is enabled, it indicates the error of not receiving NACK bit or a timeout occurred.  When PECI interface is enabled, it indicates an error code (0x0080 or 0x0081) is received from PECI slave.  When external diode is used, it indicates the BJT is open or short. |
| 0   | Reserved      | -   | _       |                                                                                                                                                                                                                                                                                                                                                                |

#### Temperature — Index 70h- 8Fh

| Address | Attribute | Default<br>Value | Description                                                                                        |
|---------|-----------|------------------|----------------------------------------------------------------------------------------------------|
| 70h     | Reserved  | FFh              | Reserved                                                                                           |
| 71h     | Reserved  | FFh              | Reserved                                                                                           |
| 72h     | RO        |                  | Temperature 1 reading. The unit of reading is 1°C.At the moment of reading this register.          |
| 73h     | RO        |                  | Reserved                                                                                           |
| 74h     | RO        |                  | Temperature 2 reading. The unit of reading is 1°C.At the moment of reading this register.          |
| 75h-7Ah | RO        |                  | Reserved                                                                                           |
| 7Bh     | RO        |                  | The raw data of T2 read from digital interface. (Only available if Intel IBX interface is enabled) |
| 7Ch     | RO        |                  | The raw data of T1 read from digital interface.                                                    |
| 7Dh     | RO        |                  | The raw data of T1 read from D1+.                                                                  |
| 7Eh     | R/W       | 00h-             | T1 Slope Adjust.                                                                                   |
| 7Fh     | R/W       | 00h              | T1 Source Select.                                                                                  |
| 80h-81h | Reserved  | FFh              | Reserved                                                                                           |
| 82h     | R/W       | 64h              | Temperature sensor 1 OVT limit. The unit is 1°C.                                                   |
| 83h     | R/W       | 55h              | Temperature sensor 1 high limit. The unit is 1°C.                                                  |
| 84h     | R/W       | 64h              | Temperature sensor 2 OVT limit. The unit is 1°C.                                                   |
| 85h     | R/W       | 55h              | Temperature sensor 2 high limit. The unit is 1°C.                                                  |
| 86h-8Dh | R/W       | 55h              | Reserved                                                                                           |





#### T1 Slope Adjust Register -- Index 7Eh

| Bit | Name           | R/W   | Default |                                  | Descr                    | iption                               |
|-----|----------------|-------|---------|----------------------------------|--------------------------|--------------------------------------|
| 7   | DIG_T1_ADD     | R/W   | 0h      | This bit is the sigr             | n bit for digital T1 rea | ding slope adjustment.               |
|     | DIG_I I_ADD    | 17/11 | UII     | See DIG_T1_SC/                   | ALE below for detail.    |                                      |
|     |                |       |         | Accompanying wi                  | ith DIG_T1_ADD, the      | e slope adjustment of digital T1 is  |
|     |                |       |         | listed.                          |                          |                                      |
|     |                |       |         | DIG_T1_ADD                       | DIG_T1_SCALE             | Slope                                |
|     |                |       |         | 0                                | 000                      | No adjustment                        |
|     |                |       |         | 0                                | 001                      | 1/2                                  |
|     |                |       |         | 0                                | 010                      | 3/4                                  |
|     |                |       |         | 0                                | 011                      | 7/8                                  |
|     |                | R/W   | 0h      | 0                                | 100                      | 15/16                                |
|     |                |       |         | 0                                | 101                      | 31/32                                |
| 6-4 | DIG_T1_SCALE   |       |         | 0                                | 110                      | 63/64                                |
|     |                |       |         | 0                                | 111                      | 127/128                              |
|     |                |       |         | 1                                | 000                      | No adjustment                        |
|     |                |       |         | 1                                | 001                      | 3/2                                  |
|     |                |       |         | 1                                | 010                      | 5/4                                  |
|     |                |       |         | 1                                | 011                      | 9/8                                  |
|     |                |       |         | 1                                | 100                      | 17/16                                |
|     |                |       |         | 1                                | 101                      | 33/32                                |
|     |                |       |         | 1                                | 110                      | 65/64                                |
|     |                |       |         | 1                                | 111                      | 129/128                              |
| 3   | DIODE T1 ADD   | R/W   | 0h      | The function of th               | is bit is the same as    | DIG_T1_ADD expect that it is for D1+ |
| 3   | DIODE_T1_ADD   | K/W   | UII     | reading.                         |                          |                                      |
| 2-0 | DIODE_T1_SCALE | R/W   | 0h      | The function of the D1+ reading. | nis bit is the same a    | s DIG_T1_SCALE expect that it is for |

#### Temperature Filter Select Register -- Index 7Fh

| Bit | Name           | R/W | Default | Desc                                                                                                                                  | cription                                |
|-----|----------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| 7-2 | Reserved       | -   | -       | Reserved.                                                                                                                             |                                         |
| 1-0 | T1_SRC_SEL_REG | R/W | 00      | This bit is used when DIODE_T1_EN The real select bits T1_SCR_SEL ar and 2'b00 if DIG_T1_EN is "0". The T  T1_SRC_SEL  00  01  10  11 | re fixed to 2'b01 if DIODE_T1_EN is "0" |

#### Temperature Filter Select Register -- Index 8Eh

| Bit | Name       | R/W | R/W Default Description |                                                                                                                              |
|-----|------------|-----|-------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved   | -   | -                       | Reserved.                                                                                                                    |
| 5-4 | IIR-QUEUR2 | R/W |                         | The queue time for second filter to quickly update values. 00: 8 times. 01: 12 times. 10: 16 times. (default) 11: 24 times.  |
| 3-2 | IIR-QUEUR1 | R/W |                         | The queue time for second filter to quickly update values. 00: 8 timers. 01: 12 times. 10: 16 times. (default) 11: 24 times. |





| - 6 |   |          |   |   |  |  |
|-----|---|----------|---|---|--|--|
|     | 0 | Reserved | - | - |  |  |

### **Fan Control Setting**

#### FAN PME# Enable Register — Index 90h

| Bit | Name        | R/W | Default | Description                                                                                                                |
|-----|-------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved    | RO  | 0h      | Reserved                                                                                                                   |
| 1   | EN_FAN2_PME | R/W | ı (ın   | A one enables the corresponding interrupt status bit for PME# interrupt.  Set this bit 1 to enable PME# function for Fan2. |
| 0   | EN_FAN1_PME | R/W | ı (ın   | A one enables the corresponding interrupt status bit for PME# interrupt.  Set this bit 1 to enable PME# function for Fan1. |

#### FAN Interrupt Status Register — Index 91h

| Bit | Name     | R/W | Default | Description                                                                                                      |
|-----|----------|-----|---------|------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved | RO  | 0       | Reserved                                                                                                         |
| 1   | FAN2_STS | R/W |         | This bit is set when the fan2 count exceeds the count limit. Write 1 to clear this bit, write 0 will be ignored. |
| 0   | FAN1_STS | R/W |         | This bit is set when the fan1 count exceeds the count limit. Write 1 to clear this bit, write 0 will be ignored. |

#### FAN Real Time Status Register — Index 92h

| Bit | Name     | R/W | Default | Description                                                                                                                                      |
|-----|----------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved |     | 0       | Reserved                                                                                                                                         |
| 1   | FAN2_EXC | RO  |         | This bit set to high mean that fan2 count can't meet expected count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec. |
| 0   | FAN1_EXC | RO  |         | This bit set to high mean that fan1 count can't meet expected count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec. |

#### FAN BEEP# Enable Register — Index 93h

| Bit | Name            | R/W | Default | Description                                                          |
|-----|-----------------|-----|---------|----------------------------------------------------------------------|
| 7   | Reserved        | -   | 0       | Reserved                                                             |
| 6   | FULL_WITH_T2_EN | R/W | 0       | Set one will enable FAN to force full speed when T2 over high limit. |
| 5   | FULL_WITH_T1_EN | R/W | 0       | Set one will enable FAN to force full speed when T1 over high limit. |
| 4-2 | Reserved        | -   | -       | Reserved                                                             |
| 1   | EN_FAN2_ BEEP   | R/W | 0       | A one enables the corresponding interrupt status bit for BEEP.       |
| 0   | EN_FAN1_ BEEP   | R/W | 0       | A one enables the corresponding interrupt status bit for BEEP.       |

#### Fan Type Select Register -- Index 94h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-4 | Reserved | -   | -       | Reserved.   |





| 3-2 | FAN2_TYPE | R/W | 2'b 0S | 00: Output PWM mode (pushpull) to control fans. 01: Use linear fan application circuit to control fan speed by fan's power terminal. 10: Output PWM mode (open drain) to control Intel 4-wire fans. 11: Reserved. Bit 0 is power on trap by RTS2# 0: RTS2# is pull up by internal 47K resistor. 1: RTS2# is pull down by external resistor.                                                                            |
|-----|-----------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-0 | FAN1_TYPE | R/W | 2'b 0S | <ul> <li>00: Output PWM mode (push pull) to control fans.</li> <li>01: Use linear fan application circuit to control fan speed by fan's power terminal.</li> <li>10: Output PWM mode (open drain) to control Intel 4-wire fans.</li> <li>11: Reserved.</li> <li>Bit 0 is power on trap by RTS2#</li> <li>0: RTS2# is pull up by internal 47K resistor.</li> <li>1: RTS2# is pull down by external resistor.</li> </ul> |

**S**: Register default values are decided by trapping.

#### Fan mode Select Register -- Index 96h

| Bit | Name      | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3-2 | FAN2_MODE | R/W | 1h      | 00: Auto fan speed control, fan speed will follow different temperature by different <b>RPM</b> that define in 0xB6-0xBE. 01: Auto fan speed control, fan speed will follow different temperature by different <b>duty cycle</b> (voltage) that defines in 0xB6-0xBE. 10: Manual mode fan control, user can write expected <b>RPM</b> count to 0xB2-0xB3, and F81801 will auto control duty cycle (PWM fan type) or voltage (linear fan type) to control fan speed. 11: Manual mode fan control, user can write expected <b>duty cycle</b> (PWM fan type) or voltage (linear fan type) to 0xB3, and F81801 will output this value duty or voltage to control fan speed. |
| 1-0 | FAN1_MODE | R/W | 1h      | 00: Auto fan speed control, fan speed will follow different temperature by different <b>RPM</b> that define in 0xA6-0xAE. 01: Auto fan speed control, fan speed will follow different temperature by different <b>duty cycle</b> that defines in 0xA6-0xAE. 10: Manual mode fan control, user can write expect <b>RPM</b> count to 0xA2-0xA3, and F81801 will auto control duty cycle (PWM fan type) or voltage(linear fan type) to control fan speed. 11: Manual mode fan control, user can write expect <b>duty cycle</b> (PWM fan type) or voltage(linear fan type) to 0xA3, and F81801 will output this value duty or voltage to control fan speed.                 |

#### Auto Fan1 and Fan2 Boundary Hystersis Select Register -- Index 98h

| Bit | Name     | R/W | Default | Description                                                   |
|-----|----------|-----|---------|---------------------------------------------------------------|
|     |          |     |         | 0000: Boundary hysteresis. (0~15°C)                           |
| 7-4 | FAN2_HYS | R/W | 4h      | Segment will change when the temperature is over the boundary |
|     |          |     |         | temperature and below the boundary – hysteresis.              |
|     |          |     |         | 0000: Boundary hysteresis. (0~15°C)                           |
| 3-0 | FAN1_HYS | R/W | 4h      | Segment will change when the temperature is over the boundary |
|     |          |     |         | temperature and below the boundary – hysteresis.              |





#### Auto Fan Up Speed update Rate Select Register -- Index 9Bh (FAN\_RATE\_PROG\_SEL = 0)

| Bit | Name         | R/W | Default | Description                                                        |
|-----|--------------|-----|---------|--------------------------------------------------------------------|
| 7-4 | Reserved     | -   | -       | Reserved.                                                          |
| 3-2 | FAN2_UP_RATE | R/W |         | Fan2 duty update rate: 00: 2Hz 01: 5Hz (default) 10: 10Hz 11: 20Hz |
| 1-0 | FAN1_UP_RATE | R/W |         | Fan1 duty update rate: 00: 2Hz 01: 5Hz (default) 10: 10Hz 11: 20Hz |

#### Auto Fan Down Speed update Rate Select Register -- Index 9Bh (FAN\_RATE\_PROG\_SEL = 1)

| Bit | Name           | R/W | Default | Description                                                        |
|-----|----------------|-----|---------|--------------------------------------------------------------------|
| 7-4 | Reserved       | -   | -       | Reserved.                                                          |
| 3-2 | FAN2_DOWN_RATE | R/W |         | Fan2 duty update rate: 00: 2Hz 01: 5Hz (default) 10: 10Hz 11: 20Hz |
| 1-0 | FAN1_DOWN_RATE | R/W |         | Fan1 duty update rate: 00: 2Hz 01: 5Hz (default) 10: 10Hz 11: 20Hz |

#### FAN1 and FAN2 START UP DUTY-CYCLE/VOLTAGE — Index 9Ch

| Bit | Name               | R/W | Default                                                                    | Description                                                                 |
|-----|--------------------|-----|----------------------------------------------------------------------------|-----------------------------------------------------------------------------|
|     |                    |     | When fan start, the FAN_CTRL2 will increase duty-cycle from 0 to x 8 value |                                                                             |
| 7-4 | FAN2_STOP_DUTY     | R/W | 5h                                                                         | directly. And if fan speed is down, the FAN_CTRL 2 will decrease duty-cycle |
|     |                    |     |                                                                            | to 0 when the PWM duty cycle is less than x 4 value.                        |
|     |                    |     |                                                                            | When fan start, the FAN_CTRL 1 will increase duty-cycle from 0 to x 8 value |
| 3-0 | FAN1_STOP_DUTY R/W | R/W | 5h                                                                         | directly. And if fan speed is down, the FAN_CTRL 1 will decrease duty-cycle |
|     |                    |     |                                                                            | to 0 when the PWM duty cycle is less than x 4 value.                        |

#### Fan Fault Time Register -- Index 9Fh

| Bit | Name              | R/W | Default | Description                                                                                                                                                              |
|-----|-------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FAN_RATE_PROG_SEL | R/W | 0       | Index 9Bh is the fan up speed update rate select register.     Index 9Bh is the fan speed down update rate select register.                                              |
| 6-5 | Reserved          |     |         | Reservd                                                                                                                                                                  |
| 4   | FULL_DUTY_SEL     | R/W | 1       | 0: the full duty is 100%. (pull down by external resistor) 1: the full duty is 60% (default, pull up by internal 47K resistor). This register is power on trap by DTR1#. |





| 3-0 | F_FAULT_TIME | R/W | Ah | This register determines the time of fan fault. The condition to cause fan fault event is:  When PWM_Duty reaches FFh, if the fan speed count can't reach the fan expected count on time.  The unit of this register is 1 second. The default value is 11 seconds.  (Set to 0, means 1 seconds.; Set to 1, means 2 seconds.  Set to 2, means 3 seconds)  Another condition to cause fan fault event is fan stop and the PWM duty is greater than the minimum duty programmed by the register index 9C-9Dh. |
|-----|--------------|-----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----|--------------|-----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### Fan1 Index A0h- AFh

| Address | Attribute | Default<br>Value | Description                                                                                                                                                                                                                                                                                                                                 |
|---------|-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0h     | RO        | 8'h0f            | FAN1 count reading (MSB). At the moment of reading this register, the LSB will be latched. This will prevent from data updating when reading. To read the fan count correctly, read MSB first and then the LSB.                                                                                                                             |
| A1h     | RO        | 8'hff            | FAN1 count reading (LSB).                                                                                                                                                                                                                                                                                                                   |
| A2h     | R/W       | 8'h00            | RPM mode (CR96 bit0=0):  FAN1 expected speed count value (MSB), in auto fan mode (CR96 bit1→0) this register is auto updated by hardware.  Duty mode (CR96 bit0=1):  This byte is reserved byte.                                                                                                                                            |
| A3h     | R/W       | 8'h01            | RPM mode(CR96 bit0=0):  FAN1 expected speed count value (LSB) or expected PWM duty, in auto fan mode this register is auto updated by hardware and read only.  Duty mode(CR96 bit0=1):  The Value programming in this byte is duty value. In auto fan mode (CR96 bit1→0) this register is updated by hardware.  Ex: 5→5*100/255 %  255→100% |
| A4h     | R/W       | 8'h03            | FAN1 full speed count reading (MSB). At the moment of reading this register, the LSB will be latched. This will prevent from data updating when reading. To read the fan count correctly, read MSB first and followed read the LSB.                                                                                                         |
| A5h     | R/W       | 8'hff            | FAN1 full speed count reading (LSB).                                                                                                                                                                                                                                                                                                        |

#### VT1 BOUNDARY 1 TEMPERATURE - Index A6h

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|------------|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND1TMP1 | R/W | 3Ch<br>(60°C) | The 1st BOUNDARY temperature for VT1 in temperature mode. When VT1 temperature is exceed this boundary, FAN1 expected value will load from segment 1 register (index AAh). When VT1 temperature is below this boundary – hysteresis, FAN1 expected value will load from segment 2 register (index ABh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |





#### VT1 BOUNDARY 2 TEMPERATURE - Index A7

| Bit | Name       | R/W | Default      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND2TMP1 | R/W | 32<br>(50°C) | The 2st BOUNDARY temperature for VT1 in temperature mode. When VT1 temperature is exceed this boundary, FAN1 expect value will load from segment 2 register (index AB)h. When VT1 temperature is below this boundary – hysteresis, FAN1 expect value will load from segment 3 register (index ACh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### VT1 BOUNDARY 3 TEMPERATURE - Index A8h

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND3TMP1 | R/W | 28h<br>(40°C) | The 3st BOUNDARY temperature for VT1 in temperature mode. When VT1 temperature is exceed this boundary, FAN1 expect value will load from segment 3 register (index Ach). When VT1 temperature is below this boundary – hysteresis, FAN1 expect value will load from segment 4 register (index ADh). This byte is a 2's complement value ranging from -128° ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### VT1 BOUNDARY 4 TEMPERATURE - Index A9

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND4TMP1 | R/W | 1Eh<br>(30°C) | The 4st BOUNDARY temperature for VT1 in temperature mode. When VT1 temperature is exceed this boundary, FAN1 expect value will load from segment 4 register (index ADh). When VT1 temperature is below this boundary – hysteresis, FAN1 expect value will load from segment 5 register (index AEh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### **FAN1 SEGMENT 1 SPEED COUNT - Index AAh**

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC1SPEED1 | R/W | FFh<br>(100%) | The meaning of this register is depending on the FAN1_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  Ex:  100%: full speed: User must set this register to 0.  60% full speed: (100-60)*32/60, so user must program 21 to this reg.  X% full speed: The value programming in this byte is → (100-X)*32/X  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN1 SEGMENT 2 SPEED COUNT - Index ABh

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                                   |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC2SPEED1 | R/W | (85%)   | The meaning of this register is depending on the FAN1_MODE(CR96) <b>2'b00:</b> The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section. <b>2'b01:</b> The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

-31-





#### **FAN1 SEGMENT 3 SPEED COUNT - Index ACh**

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                       |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC3SPEED1 | R/W | (70%)   | The meaning of this register is depending on the FAN1_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN1 SEGMENT 4 SPEED COUNT - Index ADh

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                       |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC4SPEED1 | R/W | (60%)   | The meaning of this register is depending on the FAN1_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN1 SEGMENT 5 SPEED COUNT - Index AEh

| Bit | Name       | R/W | Default      | Description                                                                                                                                                                                                                                                                                       |
|-----|------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC5SPEED1 | R/W | 80h<br>(50%) | The meaning of this register is depending on the FAN1_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN1 Temperature Mapping Select - Index AFh

| Bit | Name                      | R/W | Default | Description                                                                                                                                                                                                                                                                                                |
|-----|---------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FAN1_TEMP_SEL<br>_DIG     | R/W | 0       | This bit companying with FAN1_TEMP_SEL select the temperature source for controlling FAN1.                                                                                                                                                                                                                 |
| 6   | Reserved                  |     | 0       | Reserved                                                                                                                                                                                                                                                                                                   |
| 5   | FAN1_UP_T_EN              | R/W | 0       | Set 1 to force FAN1 to full speed if any temperature over its high limit.                                                                                                                                                                                                                                  |
| 4   | FAN1_INTERPOLATION_<br>EN | R/W | 0       | Set 1 will enable the interpolation of the fan expect table.                                                                                                                                                                                                                                               |
| 3   | FAN1_JUMP_HIGH_EN         | R/W | 0       | This register controls the FAN1 duty movement when temperature is over the highest boundary.  0: The FAN1 duty will increases with the slope selected by FAN1_RATE_SEL register.  1: The FAN1 duty will directly jumps to the value of SEC1SPEED1 register. This bit only activates in duty mode.          |
| 2   | FAN1_JUMP_LOW_EN          | R/W | 0       | This register controls the FAN1 duty movement when temperature under (highest boundary – hysteresis).  0: The FAN1 duty will decreases with the slope selected by FAN1_RATE_SEL register.  1: The FAN1 duty will directly jumps to the value of SEC2SPEED1 register. This bit only activates in duty mode. |





| 1-0 | FAN1_TEMP_SEL | R/W |  | This registers companying with FAN1_TEMP_SEL_DIG select the temperature source for controlling FAN1. The following value is comprised by {FAN1_TEMP_SEL_DIG, FAN1_TEMP_SEL} 001: fan1 follows temperature 1 (CR72h). 010: fan1 follows temperature 2 (CR74h). 101: fan1 follows digital temperature 1 (CR7Ch). 110: fan1 follows digital temperature 2 (CR7Bh). 111: fan1 follows digital temperature 3 (CR7Ah). Otherwise: reserved. |
|-----|---------------|-----|--|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----|---------------|-----|--|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### Fan2 Index B0h- BFh

| Address | Attribute | Default<br>Value | Description                                                                                                                                                                                                                                                                                                                              |
|---------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B0h     | RO        | 8'h0f            | FAN2 count reading (MSB). At the moment of reading this register, the LSB will be latched. This will prevent from data updating when reading. To read the fan count correctly, read MSB first and followed read the LSB.                                                                                                                 |
| B1h     | RO        | 8'hff            | FAN2 count reading (LSB).                                                                                                                                                                                                                                                                                                                |
| B2h     | R/W       | 8'h00            | RPM mode(CR96 bit2=0):  FAN2 expect speed count value (MSB), in auto fan mode (CR96 bit3→0) this register is auto updated by hardware.  Duty mode(CR96 bit2=1):  This byte is reserved byte.                                                                                                                                             |
| B3h     | R/W       | 8'h01            | RPM mode(CR96 bit2=0):  FAN2 expect speed count value (LSB) or expect PWM duty, in auto fan mode this register is auto updated by hardware and read only.  Duty mode(CR96 bit2=1):  The Value programming in this byte is duty value. In auto fan mode (CR96 bit3→0) this register is updated by hardware.  Ex: 5→ 5*100/255 %  255→100% |
| B4h     | R/W       | 8'h03            | FAN2 full speed count reading (MSB). At the moment of reading this register, the LSB will be latched. This will prevent from data updating when reading. To read the fan count correctly, read MSB first and followed read the LSB.                                                                                                      |
| B5h     | R/W       | 8'hff            | FAN2 full speed count reading (LSB).                                                                                                                                                                                                                                                                                                     |

#### VT2 BOUNDARY 1 TEMPERATURE - Index B6h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND1TMP2 | R/W | 3CII    | The 1st BOUNDARY temperature for VT2 in temperature mode. When VT2 temperature is exceed this boundary, FAN2 expect value will load from segment 1 register (index BAh). When VT2 temperature is below this boundary – hysteresis, FAN2 expect value will load from segment 2 register (index BBh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |





#### VT2 BOUNDARY 2 TEMPERATURE - Index B7

| Bit | Name       | R/W | Default      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND2TMP2 | R/W | 32<br>(50°C) | The 2st BOUNDARY temperature for VT2 in temperature mode. When VT2 temperature is exceed this boundary, FAN2 expect value will load from segment 2 register (index BBh). When VT2 temperature is below this boundary – hysteresis, FAN2 expect value will load from segment 3 register (index BCh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### VT2 BOUNDARY 3 TEMPERATURE - Index B8h

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND3TMP2 | R/W | 28h<br>(40°C) | The 3st BOUNDARY temperature for VT2 in temperature mode. When VT2 temperature is exceed this boundary, FAN2 expect value will load from segment 3 register (index BCh. When VT2 temperature is below this boundary – hysteresis, FAN2 expect value will load from segment 4 register (index BDh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### VT2 BOUNDARY 4 TEMPERATURE - Index B9

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | BOUND4TMP2 | R/W | 1Eh<br>(30°C) | The 4st BOUNDARY temperature for VT2 in temperature mode. When VT2 temperature is exceed this boundary, FAN2 expect value will load from segment 4 register (index BDh). When VT2 temperature is below this boundary – hysteresis, FAN2 expect value will load from segment 5 register (index BEh). This byte is a 2's complement value ranging from -128°C ~ 127°C. Bit 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### FAN2 SEGMENT 1 SPEED COUNT - Index BAh

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC1SPEED2 | R/W | FFh<br>(100%) | The meaning of this register is depending on the FAN2_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  Ex:  100%:full speed: User must set this register to 0.  60% full speed: (100-60)*32/60, so user must program 21 to this reg.  X% full speed: The value programming in this byte is → (100-X)*32/X  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN2 SEGMENT 2 SPEED COUNT - Index BBh

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                       |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC2SPEED2 | R/W | (85%)   | The meaning of this register is depending on the FAN2_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |





### FAN2 SEGMENT 3 SPEED COUNT - Index BCh

| Bit | Name       | R/W | Default      | Description                                                                                                                                                                                                                                                                                                   |
|-----|------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC3SPEED2 | R/W | B2h<br>(70%) | The meaning of this register is depending on the FAN2_MODE(CR96) <b>2'b00:</b> The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section. <b>2'b01:</b> The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN2 SEGMENT 4 SPEED COUNT - Index BDh

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                       |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC4SPEED2 | R/W | (60%)   | The meaning of this register is depending on the FAN2_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

#### FAN2 SEGMENT 5 SPEED COUNT - Index BEh

| Bit | Name       | R/W | Default      | Description                                                                                                                                                                                                                                                                                       |
|-----|------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC5SPEED2 | R/W | 80h<br>(50%) | The meaning of this register is depending on the FAN2_MODE(CR96)  2'b00: The value that set in this byte is the relative expect fan speed % of the full speed in this temperature section.  2'b01: The value that set in this byte is mean the expect PWM duty-cycle in this temperature section. |

### FAN2 Temperature Mapping Select - Index BFh

| Bit | Name                      | R/W | Default | Description                                                                                                                                                                                                                                                                                                |
|-----|---------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FAN2_TEMP_SEL<br>_DIG     | R/W | 0       | This bit companying with FAN2_TEMP_SEL select the temperature source for controlling FAN2.                                                                                                                                                                                                                 |
| 6   | Reserved                  | -   | 0       | Reserved                                                                                                                                                                                                                                                                                                   |
| 5   | FAN2_UP_T_EN              | R/W | 0       | Set 1 to force FAN2 to full speed if any temperature over its high limit.                                                                                                                                                                                                                                  |
| 4   | FAN2_INTERPOLATION_<br>EN | R/W | 0       | Set 1 will enable the interpolation of the fan expect table.                                                                                                                                                                                                                                               |
| 3   | FAN2_JUMP_HIGH_EN         | R/W | 0       | This register controls the FAN2 duty movement when temperature over highest boundary.  0: The FAN2 duty will increases with the slope selected by FAN2_RATE_SEL register.  1: The FAN2 duty will directly jumps to the value of SEC1SPEED2 register. This bit only activates in duty mode.                 |
| 2   | FAN2_JUMP_LOW_EN          | R/W | 0       | This register controls the FAN2 duty movement when temperature under (highest boundary – hysteresis).  0: The FAN2 duty will decreases with the slope selected by FAN2_RATE_SEL register.  1: The FAN2 duty will directly jumps to the value of SEC2SPEED2 register. This bit only activates in duty mode. |





| 1-0 | FAN2_TEMP_SEL | R/W | 1 | This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL} 001: fan1 follows temperature 1 (CR72h). 010: fan1 follows temperature 2 (CR74h). 101: fan1 follows digital temperature 1 (CR7Ch). 110: fan1 follows digital temperature 2 (CR7Bh). 111: fan1 follows digital temperature 3 (CR7Ah). Otherwise: reserved. |
|-----|---------------|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----|---------------|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### TSI Temperature 0 - Index E0h

| Bit | Name          | R/W  | Default | Description                                                                                         |
|-----|---------------|------|---------|-----------------------------------------------------------------------------------------------------|
|     |               |      |         | This byte is used as multi-purpose as follows:                                                      |
|     |               |      |         | 1. AMD TSI reading if AMD TSI enable (0~255 ° C).                                                   |
|     | TSI TEMP0     | R/W  | 8'h00   | 2. Highest temperature among CPU, MCH and PCH if Intel IBex enable                                  |
|     | 101_121VIII 0 | 1000 | 01100   | (0~255 ° C).                                                                                        |
|     |               |      |         | The 1 <sup>st</sup> byte of read block protocol. To access this byte, MCH_BANK_SEL must set to "0". |
| 7-0 |               |      |         | This byte is used as multi-purpose:                                                                 |
|     |               |      |         | The received data of receive protocol.                                                              |
|     |               |      |         | The first received byte of read word protocol.                                                      |
|     | SMB DATA0     | R/W  | 8'h00   | The 10th received byte of read block protocol.                                                      |
|     | SIVIB_DATAU   | R/VV |         | The sent data for send byte protocol and write byte protocol.                                       |
|     |               |      |         | 5. The first send byte for write word protocol.                                                     |
|     |               |      |         | 6. The first send byte for write block protocol.                                                    |
|     |               |      |         | To access this byte, MCH_BANK_SEL should be set to "1".                                             |

#### TSI Temperature 1 - Index E1h

| Bit | Name      | R/W | Default | Description                                                            |
|-----|-----------|-----|---------|------------------------------------------------------------------------|
|     |           |     |         | This byte is used as multi-purpose as follows:                         |
|     |           |     |         | 1. The PCH temperature reading (0~255 ° C). This byte is only valid if |
|     | TSI_TEMP1 | R   | 8'h00   | Intel IBex is enabled.                                                 |
|     |           |     |         | 2. The 2 <sup>nd</sup> byte of read block protocol.                    |
| 7-0 |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                |
| 7-0 |           | R/W | 8'h00   | This byte is used as multi-purpose:                                    |
|     |           |     |         | The second received byte of read word protocol.                        |
|     | CMD DATA4 |     |         | The 11th received byte of read block protocol.                         |
|     | SMB_DATA1 |     |         | The second send byte for write word protocol.                          |
|     |           |     |         | The second send byte for write block protocol.                         |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                |





### TSI Temperature 2 Low Byte - Index E2h

| Bit | Name         | R/W | Default | Description                                                                 |
|-----|--------------|-----|---------|-----------------------------------------------------------------------------|
|     |              |     |         | This byte is used as multi-purpose as follows:                              |
|     |              |     |         | The low byte of Intel temperature interface CPU reading. The reading        |
|     |              |     |         | is the fraction part of CPU temperature. Bit 0 indicates the error          |
|     | TSI_TEMP2_LO | R   | 8'h00   | status. Logic "1" indicates an error code. This byte is only valid if Intel |
| 7-0 |              |     |         | lbex is enabled.                                                            |
|     |              |     |         | 2. The 3 <sup>rd</sup> byte of the block read protocol.                     |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                     |
|     |              |     |         | This is the 12th byte of the block read protocol.                           |
|     | SMB_DATA2    | R/W | 8'h00   | This byte is also used as the 3rd byte of block write protocol.             |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                     |

#### TSI Temperature 2 High Byte - Index E3h

| Bit | Name         | R/W | Default | Description                                                              |
|-----|--------------|-----|---------|--------------------------------------------------------------------------|
|     |              |     | 8'h00   | This byte is used as multi-purpose as follows:                           |
|     |              | R   |         | The high byte of Intel temperature interface CPU reading. The reading    |
|     | TSI_TEMP2_HI |     |         | is the decimal part of CPU temperature. This byte is only valid if Intel |
|     |              |     |         | lbex is enabled.                                                         |
| 7-0 |              |     |         | 2. The 4 <sup>th</sup> byte of the block read protocol.                  |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                  |
|     |              | R/W | 8'h00   | This is the 13th byte of the block read protocol.                        |
|     | SMB_DATA3    |     |         | This byte is also used as the 4th byte of block write protocol.          |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                  |

### TSI Temperature 3 - Index E4h

| Bit | Name      | R/W | Default | Description                                                            |
|-----|-----------|-----|---------|------------------------------------------------------------------------|
|     |           |     |         | This byte is used as multi-purpose as follows:                         |
|     |           |     |         | 1. The MCH temperature reading (0~255 ° C). This byte is only valid if |
|     | TSI_TEMP3 | R   | 8'h00   | Intel Ibex is enabled.                                                 |
| 7-0 |           |     |         | 2. The 5 <sup>th</sup> byte of the block read protocol.                |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                |
|     |           |     |         | This is the 14th byte of the block read protocol.                      |
|     | SMB_DATA4 | R/W | 8'h00   | This byte is also used as the 5th byte of block write protocol.        |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                |





#### TSI Temperature 4 - Index E5h

| Bit | Name      | R/W | Default | Description                                                                       |
|-----|-----------|-----|---------|-----------------------------------------------------------------------------------|
|     |           |     |         | This byte is used as multi-purpose as follows:                                    |
|     |           |     |         | 1. The DIMM0 temperature reading (0~255 $^{\circ}$ C). This byte is only valid if |
|     | TSI_TEMP4 | R   | 8'h00   | Intel Ibex is enabled.                                                            |
| 7-0 |           |     |         | 2. The 6 <sup>th</sup> byte of the block read protocol.                           |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                           |
|     |           |     |         | This is the 15th byte of the block read protocol.                                 |
|     | SMB_DATA5 | R/W | 8'h00   | This byte is also used as the 6th byte of block write protocol.                   |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                           |

#### TSI Temperature 5 - Index E6h

| Bit | Name      | R/W | Default | Description                                                                       |
|-----|-----------|-----|---------|-----------------------------------------------------------------------------------|
|     |           |     |         | This byte is used as multi-purpose:                                               |
|     |           |     |         | 1. The DIMM1 temperature reading (0~255 $^{\circ}$ C). This byte is only valid if |
|     | TSI_TEMP5 | R   | 8'h00   | Intel Ibex is enabled.                                                            |
| 7-0 |           |     |         | 2. The 7 <sup>th</sup> byte of the block read protocol.                           |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                           |
|     |           |     |         | This is the 16th byte of the block read protocol.                                 |
|     | SMB_DATA6 | R/W | 8'h00   | This byte is also used as the 7th byte of block write protocol.                   |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                           |

#### TSI Temperature 6 - Index E7h

| Bit | Name      | R/W | Default | Description                                                                       |
|-----|-----------|-----|---------|-----------------------------------------------------------------------------------|
|     |           |     |         | This byte is used as multi-purpose as follows:                                    |
|     |           |     |         | 1. The DIMM2 temperature reading (0~255 $^{\circ}$ C). This byte is only valid if |
|     | TSI_TEMP6 | R   | 8'h00   | Intel Ibex is enabled.                                                            |
| 7-0 |           |     |         | 2. The 8 <sup>th</sup> byte of the block read protocol.                           |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                           |
|     |           |     |         | This is the 17th byte of the block read protocol.                                 |
|     | SMB_DATA7 | R/W | 8'h00   | This byte is also used as the 8th byte of block write protocol.                   |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".                           |

#### TSI Temperature 7 – Index E8h

| Bit | Name      | R/W | Default | Description                                                             |
|-----|-----------|-----|---------|-------------------------------------------------------------------------|
|     |           |     |         | This byte is used as multi-purpose:                                     |
|     |           |     |         | 1. The DIMM3 temperature reading (0~255 ° C). The byte is only valid if |
| 7-0 | TSI_TEMP7 | R   | 8'h00   | Intel Ibex is enabled.                                                  |
|     |           |     |         | 2. The 9 <sup>th</sup> byte of block read protocol.                     |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                 |





| SMB_DATA8 | R/W | This is the 18th byte of the block read protocol.  This byte is also used as the 9th byte of block write protocol. |
|-----------|-----|--------------------------------------------------------------------------------------------------------------------|
|           |     | To access this byte, MCH_BANK_SEL should be set to "1".                                                            |

#### SMB Data Buffer 9 - Index E9h (MCH\_BANK\_SEL = 1)

| Bit | Name      | R/W | Default | Description                                                      |
|-----|-----------|-----|---------|------------------------------------------------------------------|
|     |           |     |         | This is the 19 <sup>th</sup> byte of the block read protocol.    |
| 7-0 | SMB_DATA9 | R/W | 0       | This byte is also used as the 10th byte of block write protocol. |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".          |

#### SMB Data Buffer 10 - Index EAh (MCH\_BANK\_SEL = 1)

| Bit | Name       | R/W | Default | Description                                                      |
|-----|------------|-----|---------|------------------------------------------------------------------|
|     |            |     |         | This is the 20 <sup>th</sup> byte of the block read protocol.    |
| 7-0 | SMB_DATA10 | R/W | 0       | This byte is also used as the 11th byte of block write protocol. |
|     |            |     |         | To access this byte, MCH_BANK_SEL should be set to "1".          |

#### **Block Write Count Register - Index ECh**

| Bit | Name         | R/W | Default | Description                                                                                                                        |
|-----|--------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MCH_BANK_SEL | R/W | 0       | This bit is used to select the register in index E0h to E9h. Set "0" to read the temperature bank and "1" to access the data bank. |
| 6   | Reserved     | -   | 0       | Reserved                                                                                                                           |
| 5-0 | BLOCK_WR_CNT | R/W | 1 ()    | Use the register to specify the byte count of block write protocol. Support up to 10 bytes.                                        |

#### SMB Command Byte/TSI Comamdn Byte - Index EDh (TSI\_CMD\_PROG = 0)

| Bit | Name            | R/W   | Default | Description                                                            |
|-----|-----------------|-------|---------|------------------------------------------------------------------------|
| 7.0 | 7-0 SMB_CMD R/W | DAA   | 8'h0    | Command code for write byte/word, read byte/word, block write/read and |
| 7-0 |                 | IN/VV |         | process call protocol.                                                 |

### SMB Command Byte/TSI Comamdn Byte - Index EDh (TSI\_CMD\_PROG = 1)

| Bit | Name          | R/W   | Default | Description                                                              |
|-----|---------------|-------|---------|--------------------------------------------------------------------------|
| 7.0 | 7-0 TSI_CMD R | R/W   | 8'h1    | The command code for Intel temperature interface block read protocol and |
| 7-0 |               | IN/VV |         | the data byte for AMD TSI send byte protocol.                            |

#### SMB Status - Index EEh

| Bit | Name         | R/W | Default | Description                                                                                                                                                                                                                                           |
|-----|--------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TSI_PENDING  | R/W | 0       | Set 1 to pending auto TSI accessing. (In AMD model, auto accessing will issue a send-byte followed a receive-byte; In Intel model, auto accessing will issue a block read).  To use the TSI_SCL/TSI_SDA as a SMBus master, set this bit to "1" first. |
| 6   | TSI_CMD_PROG | R/W | 0       | Set 1 to program TSI_CMD.                                                                                                                                                                                                                             |





| 5 | PROC_KILL   | R/W | 0 | Kill the current SMBus transfer and return the state machine to idle. It will set a fail status if the current transfer is not completed. |
|---|-------------|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------|
| 4 | FAIL_STS    | R   | 0 | This is set when PROC_KI LL kill a un-completed transfer. It will be auto cleared by next SMBus transfer.                                 |
| 3 | SMB_ABT_ERR | R   | 0 | This is the arbitration lost status if a SMBus command is issued. Auto cleared by next SMBus command.                                     |
| 2 | SMB_TO_ERR  | R   | 0 | This is the timeout status if a SMBus command is issued. Auto cleared by next SMBus command.                                              |
| 1 | SMB_NAC_ERR | R   | 0 | This is the NACK error status if a SMBus command is issued. Auto cleared by next SMBus command.                                           |
| 0 | SMB_READY   | R   | 1 | 0: a SMBus transfer is in process. 1: Ready for next SMBus command.                                                                       |

#### SMB Protocol Select - Index EFh

| Bit | Name         | R/W | Default | Description                                                                                                                                                                                                                                           |
|-----|--------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SMB_START    | W   | 0       | Write "1" to trigger a SMBus transfer with the protocol specified by SMB_PROTOCOL.                                                                                                                                                                    |
| 6-4 | Reserved     | -   | -       | Reserved.                                                                                                                                                                                                                                             |
| 3-0 | SMB_PROTOCOL | R/W | 0       | Select what protocol if SMBus transfer is triggered.  0001b: send byte.  0010b: write byte.  0011b: write word.  0101b: block write.  0111b: quick command (write).  1001b: receive byte.  1010b: read byte.  1011b: read word.  Otherwise: reserved. |

### **HW Chip ID and Vender ID Information**

#### HM Chip ID 1 Register — Index 5Ah

| Bit | Name        | R/W | Default | Description             |
|-----|-------------|-----|---------|-------------------------|
| 7-0 | HM_CHIP_ID1 | R   | 03h     | Chip ID 1 of HM Device. |

### HM Chip ID 2 Register — Index 5Bh

| Bit | Name        | R/W | Default | Description             |
|-----|-------------|-----|---------|-------------------------|
| 7-0 | HM_CHIP_ID2 | R   | 04h     | Chip ID 2 of HM Device. |

### HM Vendor ID 1 Register — Index 5Dh

| Bit | Name          | R/W | Default | Description             |
|-----|---------------|-----|---------|-------------------------|
| 7-0 | HM_VENDOR_ID1 | R   | 19h     | Chip ID 1 of HM Device. |

#### HM Vendor ID 2 Register — Index 5Eh

| Bit | Name          | R/W | Default | Description             |
|-----|---------------|-----|---------|-------------------------|
| 7-0 | HM_VENDOR_ID2 | R   | 34h     | Chip ID 2 of HM Device. |





### 7.3. Keyboard Controller

The KBC provides the functions included a keyboard and a PS/2 mouse, and can be used with IBM-compatible personal computers or PS/2-based systems. The controller receives serial data from the keyboard or PS/2 mouse, checks the parity of the data, and presents the data to the system as a byte of data in its output buffer. The controller will assert an interrupt to the system when data are placed in its output buffer.

The below content is about the KBC device register descriptions. All the registers are for software porting reference.

#### **Status Register**

The status register is an 8 bits register at I/O address 64h that provides information about the status of the KBC

| Bit | Name                    | R/W | Default | Description                                                    |
|-----|-------------------------|-----|---------|----------------------------------------------------------------|
| 7   | Parity error            | R   | 0       | 0:odd parity 1:even parity                                     |
| 6   | Time out                | R   | 0       | 0:no time out error 1:time out error                           |
| 5   | Auxiliary device<br>OBF | R   | 0       | Auxiliary output buffer empty     Auxiliary output buffer full |
| 4   | Inhinit                 | R   | 0       | 0:keyboard is inhibited 1: keyboard is not inhibited           |
| 3   | Command/data            | R   | 0       | 0:data byte<br>1:command byte                                  |
| 2   | SYSTEM_FLAG             | R   | 0       | This bit is set or clear by command byte of KBC                |
| 1   | IBF                     | R   | 0       | 0:input buffer empty 1: input buffer full                      |
| 0   | OBF                     | R   | 0       | 0:output buffer empty 1: output buffer full                    |

#### **Command register**

The internal KBC operation is controlled by the KBC command byte (KCCB). The KCCB resides in I/O address 64h that is read with a 20h command and written with a 60h command data.

| Bit | Name                          | R/W | Default | Description                                                                                                                                                   |  |  |  |
|-----|-------------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | Reserved                      | -   | -       | Reserved                                                                                                                                                      |  |  |  |
| 6   | Translate code                | R/W | 1       | 0: Pass un-translated scan code.  1: Translate scan code to IBM PC standard.                                                                                  |  |  |  |
| 5   | Disable Auxiliary<br>Device   | R/W | 0       | 1: Disable Auxiliary inhibit function.                                                                                                                        |  |  |  |
| 4   | Disable Keyboard              | R/W | 0       | 1: Disable keyboard inhibit function.                                                                                                                         |  |  |  |
| 3   | Reserved                      | -   | -       | Reserved                                                                                                                                                      |  |  |  |
| 2   | System flag                   | R/W | 1       | <ul><li>0: The system is executing POST as a result of a cold boot.</li><li>1: The system is executing POST as a result of a shutdown or warm boot.</li></ul> |  |  |  |
| 1   | Enable Auxiliary<br>Interrupt | R/W | 1       | 0: Ao interrupt 1: A system interrupt is generated when a byte is placed in output buffer (IRQ12).                                                            |  |  |  |





| 0 | Enable keyboard<br>Interrupt | R/W | 1 | 0:No interrupt  1: A system interrupt is generated when a byte is placed in output buffer (IRQ1). |  |
|---|------------------------------|-----|---|---------------------------------------------------------------------------------------------------|--|
|---|------------------------------|-----|---|---------------------------------------------------------------------------------------------------|--|

#### **DATA** register

The DATA register is an 8 bits register at I/O address 60h. the KBC used the output buffer to send the scan code received from keyboard and data byte replay by command to the system. Power on default <7:0> = 00000000 binary

#### **Commands**

| COMMAND |                                            | FUNCTION                                  |   |  |  |  |  |  |  |
|---------|--------------------------------------------|-------------------------------------------|---|--|--|--|--|--|--|
| 20h     | Read Comm                                  | Read Command Byte                         |   |  |  |  |  |  |  |
|         | Write Comma                                | and Byte                                  |   |  |  |  |  |  |  |
|         | BIT                                        |                                           |   |  |  |  |  |  |  |
|         | 0                                          | Enable Keyboard Interrupt                 |   |  |  |  |  |  |  |
|         | 1                                          | Enable Mouse Interrupt                    |   |  |  |  |  |  |  |
|         | 2                                          | System flag                               | 1 |  |  |  |  |  |  |
| 60h     | 3                                          | Reserve                                   |   |  |  |  |  |  |  |
|         | 4                                          | Disable Keyboard Interface                |   |  |  |  |  |  |  |
|         | 5                                          | Disable Mouse interface                   |   |  |  |  |  |  |  |
|         | 6                                          | IBM keyboard Translate Mode               |   |  |  |  |  |  |  |
|         | 7                                          | Reserve                                   | 1 |  |  |  |  |  |  |
|         |                                            |                                           |   |  |  |  |  |  |  |
| A7h     | +                                          | Disable Auxiliary Device Interface        |   |  |  |  |  |  |  |
| A8h     | Enable Auxili                              | ary Device Interface                      |   |  |  |  |  |  |  |
|         | Auxiliary Interface Test                   |                                           |   |  |  |  |  |  |  |
|         | 8'h00: indicate Auxiliary interface is ok. |                                           |   |  |  |  |  |  |  |
| A9h     | 8'h01: indicate Auxiliary clock is low.    |                                           |   |  |  |  |  |  |  |
| 7.011   | 8'h02: indicate Auxiliary clock is high    |                                           |   |  |  |  |  |  |  |
|         | 8'h03: indicate Auxiliary data is low      |                                           |   |  |  |  |  |  |  |
|         | 8'h04: indicate Auxiliary data is high     |                                           |   |  |  |  |  |  |  |
| AAh     | Self-test                                  |                                           |   |  |  |  |  |  |  |
| 7711    | Returns 055h                               | n if self test succeeds                   |   |  |  |  |  |  |  |
|         | keyboard Ir                                | nterface Test                             |   |  |  |  |  |  |  |
|         | 8'h00: indica                              | 8'h00: indicate keyboard interface is ok. |   |  |  |  |  |  |  |
|         | 8'h01: indicate keyboard clock is low.     |                                           |   |  |  |  |  |  |  |
| ABh     | 8'h02: indica                              | te keyboard clock is high                 |   |  |  |  |  |  |  |
|         | 8'h03: indica                              | te keyboard data is low                   |   |  |  |  |  |  |  |
|         | 8'h04: indica                              | te keyboard data is high                  |   |  |  |  |  |  |  |
| ADh     | Disable Keyb                               | poard Interface                           |   |  |  |  |  |  |  |
| AEh     | Enable Keyb                                | oard Interface                            |   |  |  |  |  |  |  |
| C0h     | Read Input F                               | Port(P1) and send data to the system      |   |  |  |  |  |  |  |





| C1h                                                                   | Continuously puts the lower four bits of Port1 into STATUS register |  |  |  |  |
|-----------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|
| C2h                                                                   | Continuously puts the upper four bits of Port1 into STATUS register |  |  |  |  |
| CAh                                                                   | Read the data written by CBh command.                               |  |  |  |  |
| CBh                                                                   | Written a scratch data. This byte could be read by CAh command.     |  |  |  |  |
| D0h                                                                   | Send Port2 value to the system                                      |  |  |  |  |
| D1h                                                                   | Only set/reset GateA20 line based on the system data bit 1          |  |  |  |  |
| D2h                                                                   | Send data back to the system as if it came from Keyboard            |  |  |  |  |
| D3h                                                                   | Send data back to the system as if it came from Muse                |  |  |  |  |
| D4h                                                                   | Output next received byte of data from system to Mouse              |  |  |  |  |
| FEh Pulse only RC(the reset line) low for 6μS if Command byte is even |                                                                     |  |  |  |  |

**KBC** Command Description

#### PS2 wakeup function

The KBC supports keyboard and mouse wakeup function, keyboard wakeup function has 4 kinds of conditions, when key is pressed combinational key (1) CTRL +ESC (2) CTRL+F1 (3) CTRL+SPACE (4) ANY KEY (5) windows 98 wakeup up key (6) windows 98 Power key (7) CTRL + ALT + Backspace (8) CTRL + Alt + Space, KBC will assert PME signal. Mouse wakeup function has 2 kinds of conditions, when mouse (1) BUTTON CLICK or (2) BUTTON CLICK AND MOVEMENT, KBC will assert PME signal. Those wakeup conditions are controlled by configuration register.

#### 7.4. SPI Interface

Communication between the two devices is handling via the serial peripheral interface (SPI). Every SPI system consist of one master and one or more slaves, where a master provides the SPI clock and slave receives clock from the master.

This design is only master function, for basic signal, master-out/slave-in (MOSI), master-in/slave-out (MISO), serial clock (SCK), and 4 slaves select (CS#), are needed for SPI interface. Each of slave select supports from 1Mbits to 16Mbits flash is decided by configuration register. Serial clock (SCK) signal is optional 16.7 or 33MHz, and the default is 16.7MHz. The serial data (MOSI) for SPI interface translates to depend on SCK rising edge or falling edge is decided by configuration register. Only one SPI is supported in F81801, and the SPI could be divided into two different sizes for primary BIOS and backup BIOS.





#### 7.5. 80 Port

Monitor the value of 0x80 port and output the value via the signals defined for 7-segment display. High nibble and low nibble are outputted interleaved at 1KHz frequency.

#### 7.6. ACPI Function

The Advanced Configuration and Power Interface (ACPI) is a system for controlling the use of power in a computer. It lets computer manufacturer and user to determine the computer's power usage dynamically.

There are three ACPI states that are of primary concern to the system designer and they are designated S0, S3 and S5. S0 is a full-power state; the computer is being actively used in this state. The other two are called sleep states and reflect different power consumption when power-down. S3 is a state that the processor is powered down but the last procedural state is being stored in memory which is still active. S5 is a state that memory is off and the last procedural state of the processor has been stored to the hard disk. Take S3 and S5 as comparison, since memory is fast, the computer can quickly come back to full-power state, the disk is slower than the memory and the computer takes longer time to come back to full-power state. However, since the memory is off, S5 draws the minimal power comparing to S0 and S3.

It is anticipated that only the following state transitions may happen:

$$S0 \rightarrow S3$$
,  $S0 \rightarrow S5$ ,  $S5 \rightarrow S0$ ,  $S3 \rightarrow S0$  and  $S3 \rightarrow S5$ .

Among them, S3 $\rightarrow$ S5 is illegal transition and won't be allowed by state machine. It is necessary to enter S0 first in order to get to S5 from S3. As for transition S5 $\rightarrow$ S3 will occur only as an immediate state during state transition from S5 $\rightarrow$ S0. It isn't allowed in the normal state transition.

The below diagram described the timing, the always on and always off, keep last state could be set in control register. In keep last state mode, one register will keep the status of before power loss. If it is power on before power loss, it will remain power on when power is resumed, otherwise, if it is power off before power loss, it will remain power off when power is resumed.

-44-





Figure 13 Default timing: Always off



Figure 14 Optional timing: Always on



#### **PWROK Signals**



As above, PWROK is delayed 400ms (default) as VCC arrives 2.8V, and the delay timing can be programmed by register (100ms ~ 400ms).

#### 7.7. PECI Function

The Platform Environment Control Interface (PECI) uses a single wire for self-clocking and data transfer. The bus requires no additional control lines. The physical layer is a self-clocked on-wire bus that begins each bit with a driven, rising edge from an idle level near zero volts. The duration of the signal driven high depends on whether the bit value is a logic '0' or login '1'. PECI also includes variable data transfer rate established with every message. In this way, it is highly flexible even though underlying logic is simple.

The interface design was optimized for interfacing to Intel processor and chipset components in both single processor and multiple processor environments. The single wire interface provides low board routing overhead for the multiple load connections in the congested routing area near the processor and chipset components. Bus speed, error checking, and low protocol overhead provides adequate link bandwidth and reliability to transfer critical device operating conditions and configuration information.

### 7.8. SST Function

The Simple Serial Transfer (SST) temperature sensor provides a means to digitize an analog signal and send that information to a digital bus enabling remote temperature sensing in areas previously not monitored in the PC. The temperature sensor supports an internal and external thermal diode.

The Simple Serial Transfer (SST) interface provides sensed temperatures and voltages. The sensed temperatures are T1, T2 whose reading values stored in CR72h, CR74h. The sensed voltages are V1-V2 whose reading values stored in CR21h-22h.





### 7.9. TSI Function

The Temperature Sensor Interface (TSI) was a simple SMBUS master to communicate with AMD CPU or Intel CPU to getting the temperature of CPU. It supports byte sending, byte reveiving, read/write byte, read/write block and quick command of SMBus protocol. When power on the hardware automatically fetch the temperature use the protocol per the specification of AMD/Intel. User can use the provided registers to control the SCL/SDA as a SMBus master. For Intel platform, the SMBUS supports next generational IBX protocol for temperature reading.

## 8. Register Description

The configuration register is used to control the behavior of the corresponding devices. To configure the register, using the index port to select the index and then writing data port to alter the parameters. The default index port and data port are 0x4E and 0x4F respectively. Pull down the SOUT1 pin to change the default value to 0x2E/0x2F. To enable configuration, the entry key 0x87 must be written to the index port. To disable configuration, write exit key 0xAA to the index port. Following is a example to enable configuration and disable configuration by using debug.

-o 4e 87

-o 4e 87 (enable configuration)

-o 4e aa (disable configuration)

The Following is a register map (total devices) grouped in hexadecimal address order, which shows a summary of all registers and their default value. Please refer each device chapter if you want more detail information.

"-" Reserved or Tri-State

|          | Global Control Regis               | ters                  |            |     |     |   |     |     |     |  |  |
|----------|------------------------------------|-----------------------|------------|-----|-----|---|-----|-----|-----|--|--|
| Register | Register Name                      | Default Value MSB LSB |            |     |     |   |     |     |     |  |  |
| 0x[HEX]  | 0.00                               | IVI                   | 3 <b>D</b> | ı   | ı   |   | ı   | L   |     |  |  |
| 02       | Software Reset Register            | -                     | -          | -   | -   | - | -   | -   | 0   |  |  |
| 07       | Logic Device Number Register (LDN) | 0                     | 0          | 0   | 0   | 0 | 0   | 0   | 0   |  |  |
| 20       | Chip ID Register                   | 0                     | 0          | 0   | 0   | 0 | 1   | 1   | 1   |  |  |
| 21       | Chip ID Register                   | 0                     | 0          | 1   | 0   | 0 | 0   | 1   | 1   |  |  |
| 23       | Vender ID Register                 | 0                     | 0          | 0   | 1   | 1 | 0   | 0   | 1   |  |  |
| 24       | Vender ID Register                 | 0                     | 0          | 1   | 1   | 0 | 1   | 0   | 0   |  |  |
| 25       | Software Power Down Register       | -                     | -          | 0   | 0   | 0 | 0   | 0   | 0   |  |  |
| 26       | UART IRQ Sharing Register          | 0                     | -          | 0   | 0   | - | -   | 0   | 0   |  |  |
| 27       | ROM Address Select Register        | 0                     | 0/1        | 1/0 | 1/0 | 1 | 1/0 | 1/0 | 1/0 |  |  |
| 28       | 80 Port Enable Register            | 0/1                   | -          | 0/1 | 0   | 1 | -   | -   | -   |  |  |
| 2A       | Multi Function Select 1 Register   | 1                     | 1          | 1   | 1   | 0 | 0   | 0   | 0   |  |  |
| 2B       | Multi Function Select 2 Register   | 0                     | 0          | 1   | 1   | 0 | 0   | 0   | 0   |  |  |
| 2C       | Multi Function Select 3 Register   | _                     | 0          | 0   | 0   | 0 | 0   | 0   | 0   |  |  |
| 2D       | Wakeup Control Register            | 0                     | -          | -   | 0   | 0 | 0   | 0   | 0   |  |  |





"-" Reserved or Tri-State

|                                        | HADTA David - O - C C C                                                                                                                                                                                                  | Dani-to o 1                | 1 DV: 1                         | <b>NDAA</b>                |                                 | - Res                      | served                          | or ir                      | -State                                           |  |  |  |  |  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------|----------------------------|---------------------------------|----------------------------|---------------------------------|----------------------------|--------------------------------------------------|--|--|--|--|--|
| Register                               | UART1 Device Configuration                                                                                                                                                                                               | kegisters (                | LUN (                           |                            | Defaul                          | + \/al                     |                                 |                            |                                                  |  |  |  |  |  |
| 0x[HEX]                                | Register Name                                                                                                                                                                                                            | м                          | SB                              |                            | Jeiaui                          | t valu                     | e                               | LSB                        |                                                  |  |  |  |  |  |
| 30                                     | UART1 Device Enable Register                                                                                                                                                                                             | _                          | _                               | _                          | _                               | -                          | 1                               |                            |                                                  |  |  |  |  |  |
| 60                                     | Base Address High Register                                                                                                                                                                                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                               | 1                          | 1                                                |  |  |  |  |  |
| 61                                     | Base Address Low Register                                                                                                                                                                                                | 1                          | 1                               | 1                          | 1                               | 1                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| 70                                     | IRQ Channel Select Register                                                                                                                                                                                              |                            | _                               | _                          | -                               | 0                          | 1                               | 0                          | 0                                                |  |  |  |  |  |
| F0                                     | RS485 Enable Register                                                                                                                                                                                                    | _                          | -                               | -                          | 0                               | -                          | -                               | -                          | -                                                |  |  |  |  |  |
|                                        | UART2 Device Configuration                                                                                                                                                                                               | Registers (                | I DN (                          | :R02)                      | <u> </u>                        | <u> </u>                   | <u> </u>                        | <u> </u>                   | <u> </u>                                         |  |  |  |  |  |
| Register                               |                                                                                                                                                                                                                          | i togiotoro (              |                                 |                            | Defaul                          | t Valu                     | e                               |                            |                                                  |  |  |  |  |  |
| 0x[HEX]                                | Register Name                                                                                                                                                                                                            | MSB LSB                    |                                 |                            |                                 |                            |                                 |                            |                                                  |  |  |  |  |  |
| 30                                     | UART2 Device Enable Register                                                                                                                                                                                             | _                          | -                               | -                          | -                               | _                          | -                               | -                          | 1                                                |  |  |  |  |  |
| 60                                     | Base Address High Register                                                                                                                                                                                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                               | 1                          | 0                                                |  |  |  |  |  |
| 61                                     | Base Address Low Register                                                                                                                                                                                                | 1                          | 1                               | 1                          | 1                               | 1                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| 70                                     | IRQ Channel Select Register                                                                                                                                                                                              | _                          | -                               | -                          | -                               | 0                          | 0                               | 1                          | 1                                                |  |  |  |  |  |
| F0                                     | RS485 Enable Register                                                                                                                                                                                                    | _                          | _                               | _                          | 0                               | 0                          | 0                               | -                          | _                                                |  |  |  |  |  |
| F1                                     | SIR Mode Control Register                                                                                                                                                                                                | _                          | _                               | _                          | 0                               | 0                          | 1                               | 0                          | 0                                                |  |  |  |  |  |
|                                        | Hardware Monitor Device Configura                                                                                                                                                                                        | ation Regis                | ters (                          | DN C                       | R04)                            |                            |                                 |                            |                                                  |  |  |  |  |  |
| Register                               |                                                                                                                                                                                                                          | ation regio                | 1013 (                          |                            | Defaul                          | t Valu                     | e                               |                            |                                                  |  |  |  |  |  |
| 0x[HEX]                                | Register Name                                                                                                                                                                                                            | м                          | SB                              | -                          | - Oraai                         | · ·                        | •                               | L                          | LSB                                              |  |  |  |  |  |
| 30                                     | H/W Monitor Device Enable Register                                                                                                                                                                                       | _                          | _                               | -                          | -                               | -                          | -                               | -                          | 1                                                |  |  |  |  |  |
| 60                                     | Base Address High Register                                                                                                                                                                                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                               | 1                          | 0                                                |  |  |  |  |  |
| 61                                     | Base Address Low Register                                                                                                                                                                                                | 1                          | 0                               | 0                          | 1                               | 0                          | 1                               | 0                          | 1                                                |  |  |  |  |  |
| 70                                     | IRQ Channel Select Register                                                                                                                                                                                              | _                          | _                               | _                          | _                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
|                                        | KBC Device Configuration R                                                                                                                                                                                               | egisters (I                | DN C                            | 205)                       |                                 |                            |                                 |                            |                                                  |  |  |  |  |  |
| Register                               |                                                                                                                                                                                                                          | ogiotoro (E                | <u> </u>                        |                            | Defaul                          | t Valu                     | e                               |                            |                                                  |  |  |  |  |  |
| 0x[HEX]                                | Register Name                                                                                                                                                                                                            | MSB                        |                                 |                            | - Oraai                         | · ·                        | •                               | LSB                        |                                                  |  |  |  |  |  |
| 30                                     | KBC Device Enable Register                                                                                                                                                                                               | -                          | -                               | -                          | -                               | -                          | -                               | -                          | 1                                                |  |  |  |  |  |
| 60                                     | Base Address High Register                                                                                                                                                                                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| 61                                     | Base Address Low Register                                                                                                                                                                                                | 0                          | 1                               | 1                          | 0                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| 70                                     | KB IRQ Channel Select Register                                                                                                                                                                                           | -                          | -                               | -                          | -                               | 0                          | 0                               | 0                          | 1                                                |  |  |  |  |  |
| 72                                     | Mouse IRQ Channel Select Register                                                                                                                                                                                        | _                          | -                               | -                          | -                               | 1                          | 1                               | 0                          | 0                                                |  |  |  |  |  |
| F0                                     | Clock Select Register                                                                                                                                                                                                    | 1                          | 0                               | -                          | -                               | -                          | -                               | 1                          | 1                                                |  |  |  |  |  |
| FE                                     | Swap Register                                                                                                                                                                                                            | 1                          | _                               | _                          | 0                               | 0                          | 0                               | 0                          | 1                                                |  |  |  |  |  |
|                                        |                                                                                                                                                                                                                          |                            |                                 |                            |                                 |                            |                                 |                            |                                                  |  |  |  |  |  |
|                                        | GPIO Device Configuration R                                                                                                                                                                                              | egisters (L                | DN C                            |                            |                                 |                            |                                 |                            |                                                  |  |  |  |  |  |
| Register<br>0x[HEX]                    | Register Name                                                                                                                                                                                                            | М                          | SB                              | [                          | Defaul                          | t Valu                     | е                               | 1.9                        | SB                                               |  |  |  |  |  |
| F0                                     | GPIO0 Output Enable Register                                                                                                                                                                                             | - 141                      | 0                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| F1                                     | GPIO0 Output Data Register                                                                                                                                                                                               | _                          | 1                               | 1                          | 1                               | 1                          | 1                               | 1                          | 1                                                |  |  |  |  |  |
| F2                                     | GPIO0 Pin Status Register                                                                                                                                                                                                | <u> </u>                   | <del></del>                     | _                          | <del></del>                     | <u> </u>                   | <del></del>                     | <u> </u>                   | <del>                                     </del> |  |  |  |  |  |
|                                        | or root in olalas Negislei                                                                                                                                                                                               | - + <del>-</del>           | 0                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
|                                        | GPIO0 Drive Enable Register                                                                                                                                                                                              |                            |                                 | U                          |                                 |                            |                                 |                            | 1                                                |  |  |  |  |  |
| F3                                     | GPIO0 Drive Enable Register                                                                                                                                                                                              | -                          | _                               | Λ                          | Λ                               | Λ                          | n                               | Λ                          | n                                                |  |  |  |  |  |
| F3<br>FF                               | LED_VCC Control Register                                                                                                                                                                                                 | -                          | -                               | 0                          | 0                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| F3<br>FF<br>E0                         | LED_VCC Control Register GPIO1 Output Enable Register                                                                                                                                                                    | -                          | - 0                             | 0                          | 0                               | 0                          | 0                               | 0                          | 0                                                |  |  |  |  |  |
| F3<br>FF<br>E0<br>E1                   | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register                                                                                                                                         | -                          | -                               |                            |                                 |                            | _                               |                            |                                                  |  |  |  |  |  |
| F3<br>FF<br>E0<br>E1<br>E2             | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register GPIO1 Pin Status Register                                                                                                               | -<br>-<br>-                | -<br>0<br>1                     | 0 1 -                      | 0 1 -                           | 0<br>1<br>-                | 0 1 -                           | 0 1 -                      | 0 1 -                                            |  |  |  |  |  |
| F3<br>FF<br>E0<br>E1<br>E2<br>E3       | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register GPIO1 Pin Status Register GPIO1 Drive Enable Register                                                                                   |                            | -<br>0<br>1<br>-<br>0           | 0 1 - 0                    | 0 1 - 0                         | 0<br>1<br>-<br>0           | 0 1 - 0                         | 0 1 - 0                    | 0<br>1<br>-<br>0                                 |  |  |  |  |  |
| F3<br>FF<br>E0<br>E1<br>E2<br>E3<br>D0 | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register GPIO1 Pin Status Register GPIO1 Drive Enable Register GPIO2 Output Enable Register                                                      | -<br>-<br>-<br>-<br>-<br>0 | -<br>0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0           | 0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0           | 0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0                            |  |  |  |  |  |
| F3 FF E0 E1 E2 E3 D0 D1                | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register GPIO1 Pin Status Register GPIO1 Drive Enable Register GPIO2 Output Enable Register GPIO2 Output Data Register                           | -<br>-<br>-<br>-<br>-<br>0 | -<br>0<br>1<br>-<br>0           | 0 1 - 0                    | 0 1 - 0                         | 0<br>1<br>-<br>0           | 0 1 - 0                         | 0 1 - 0                    | 0<br>1<br>-<br>0                                 |  |  |  |  |  |
| F3 FF E0 E1 E2 E3 D0 D1 D2             | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register GPIO1 Pin Status Register GPIO1 Drive Enable Register GPIO2 Output Enable Register GPIO2 Output Data Register GPIO2 Pin Status Register | -<br>-<br>-<br>-<br>0<br>1 | -<br>0<br>1<br>-<br>0<br>0<br>0 | 0<br>1<br>-<br>0<br>0<br>1 | 0<br>1<br>-<br>0<br>0<br>1<br>- | 0<br>1<br>-<br>0<br>0<br>1 | 0<br>1<br>-<br>0<br>0<br>1<br>- | 0<br>1<br>-<br>0<br>0<br>1 | 0<br>1<br>-<br>0<br>0<br>1                       |  |  |  |  |  |
| F3 FF E0 E1 E2 E3 D0 D1                | LED_VCC Control Register GPIO1 Output Enable Register GPIO1 Output Data Register GPIO1 Pin Status Register GPIO1 Drive Enable Register GPIO2 Output Enable Register GPIO2 Output Data Register                           | -<br>-<br>-<br>-<br>-<br>0 | -<br>0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0           | 0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0           | 0<br>1<br>-<br>0<br>0      | 0<br>1<br>-<br>0<br>0                            |  |  |  |  |  |





|          |                                       |             |               |      |        |        | • | <u> </u> | OU I |  |  |
|----------|---------------------------------------|-------------|---------------|------|--------|--------|---|----------|------|--|--|
| C1       | GPIO3 Output Data Register            | 1           | 1             | 1    | 1      | 1      | 1 | 1        | 1    |  |  |
| C2       | GPIO3 Pin Status Register             | -           | -             | -    | -      | -      | - | -        | -    |  |  |
| C3       | GPIO3 Drive Enable Register           | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
|          | Watchdog Timer Device Configura       | tion Regis  | ters (L       | DN C | R07)   |        |   |          |      |  |  |
| Register |                                       |             | Default Value |      |        |        |   |          |      |  |  |
| 0x[HEX]  | Register Name                         | MSE         | MSB LSB       |      |        |        |   |          |      |  |  |
| 30       | Watchdog Timer Device Enable Register | -           | -             | -    | -      | -      | - | -        | 0    |  |  |
| 60       | Base Address High Register            | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| 61       | Base Address Low Register             | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| F0       | Watchdog Timer Enable Register        | 0           | -             | -    | -      | -      | - | -        | 0    |  |  |
| F5       | WDT Unit Select Register              | -           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| F6       | WDT Count Register                    | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FA       | Watchdog Timer PME Register           | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
|          | SPI Device Configuration Re           | egisters (L | DN CR         | (80  |        |        |   |          |      |  |  |
| Register | Register Name                         |             |               | ı    | Defaul | t Valu | е |          |      |  |  |
| 0x[HEX]  | Register Name                         | M           | SB            |      |        |        |   | LS       | SB   |  |  |
| F0       | SPI Control Register                  | -           | -             | 0    | -      | 0      | 0 | -        | 0    |  |  |
| F1       | SPI Timeout Value Register            | 0           | 0             | 0    | 0      | 0      | 1 | 0        | 0    |  |  |
| F2       | SPI Baud Rate Divisor Register        | -           | -             | -    | -      | -      | 0 | 0        | 0    |  |  |
| F3       | SPI Status Register                   | 0           | -             | -    | -      | 0      | - | -        | -    |  |  |
| F4       | SPI High Byte Data Register           | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| F5       | SPI Command Data Register             | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| F6       | SPI Chip Select Register              | -           | -             | -    | -      | 0      | 0 | 0        | 0    |  |  |
| F7       | SPI Memory Mapping Register           | -           | -             | -    | 1      | 0      | 0 | 0        | 0    |  |  |
| F8       | SPI Operate Register                  | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FA       | SPI Low Byte Data Register            | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FB       | SPI Address High Byte Register        | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FC       | SPI Address Medium Byte Register      | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FD       | SPI Address Low Byte Register         | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FE       | SPI Program Byte Register             | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| FF       | SPI Write Data Register               | 0           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
|          | PME and ACPI Device Configuration     | ion Registe | ers (LD       | N CR | 0A)    |        |   |          |      |  |  |
| Register | Register Name                         |             |               | ı    | Defaul | t Valu | е |          |      |  |  |
| 0x[HEX]  | <u> </u>                              | M           | SB            | 1    |        |        |   |          | SB   |  |  |
| 30       | PME Device Enable Register            | -           | -             | -    | -      | -      | - | -        | 0    |  |  |
| F0       | PME Event Enable Register             | -           | 0             | 0    | 0      | 0      | 0 | 0        | 0    |  |  |
| F1       | PME Event Status Register             | -   -       |               | -    | -      | -      | - | -        | -    |  |  |
| F4       | ACPI Control Register1                | 0           | 0             | 1    | 0      | 0      | 1 | 1        | 0    |  |  |
| F5       | ACPI Control Register2                | 0           | 0             | 0    | 1      | 1      | 1 | 0        | 0    |  |  |
| F6       | ACPI Control Register3                | 0           | 0             | 0    | 0      | 0      | 1 | 1        | 1    |  |  |

## 8.1 Global Control Registers

### 8.1.1 Software Reset Register — Index 02h

| Bit | Name             | R/W | Default | Description                                                                                                                                                        |
|-----|------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Temp_Update_Rate | R/W | 0       | Digital interface (PECI/TSI/IBX) transmits when every temperature updates     Digital interface (PECI/TSI/IBX) transmits when every four times temperature updates |
| 6-1 | Reserved         | -   | -       | Reserved                                                                                                                                                           |
| 0   | SOFT_RST         | R/W | 0       | Write 1 to reset the register and device powered by VDD (VCC).                                                                                                     |





### 8.1.2 Logic Device Number Register (LDN) — Index 07h

| Bit | Name | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | LDN  | R/W | 00h     | 01h: Select UART 1 device configuration registers. 02h: Select UART 2 device configuration registers. 04h: Select Hardware Monitor device configuration registers. 05h: Select KBC device configuration registers. 06h: Select GPIO device configuration registers. 07h: Select watchdog timer device configuration registers. 08h: Select SPI device configuration registers. 0Ah: Select PME & ACPI device configuration registers. Others: Reserved |

#### 8.1.3 Chip ID Register — Index 20h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | CHIP_ID1 | R   | 07h     | Chip ID 1.  |

#### 8.1.4 Chip ID Register — Index 21h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | CHIP_ID2 | R   | 23h     | Chip ID2.   |

### 8.1.5 Vendor ID Register — Index 23h

| Bit | Name       | R/W | Default | Description                    |
|-----|------------|-----|---------|--------------------------------|
| 7-0 | VENDOR_ID1 | R   | 19h     | Vendor ID 1 of Fintek devices. |

#### 8.1.6 Vendor ID Register — Index 24h

| Bit | Name       | R/W | Default | Description                    |
|-----|------------|-----|---------|--------------------------------|
| 7-0 | VENDOR_ID2 | R   | 34h     | Vendor ID 2 of Fintek devices. |

#### 8.1.7 Software Power Down Register — Index 25h

| Bit | Name       | R/W | Default | Description                                                                        |
|-----|------------|-----|---------|------------------------------------------------------------------------------------|
| 7-6 | Reserved   | -   | -       | Reserved                                                                           |
| 5   | SOFTPD_KBC | R/W | ()      | Power down the KBC device. This will stop the KBC clock. (Reserved for future use) |
| 4   | SOFTPD_HM  | R/W | 0       | Power down the Hardware Monitor device. This will stop the Hardware Monitor clock. |
| 3   | Reserved   | -   | -       | Reserved                                                                           |
| 2   | SOFTPD_UR2 | R/W | 0       | Power down the UART 2 device. This will stop the UART 2 clock.                     |
| 1   | SOFTPD_UR1 | R/W | 0       | Power down the UART 1 device. This will stop the UART 1 clock.                     |
| 0   | Reserved   | -   | -       | Reserved                                                                           |





### 8.1.8 UART IRQ Sharing Register — Index 26h

| Bit | Name           | R/W | Default                                                                                                                                        | Description                                                                                                                                                            |  |
|-----|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | CLK24M_SEL     | R/W | 0                                                                                                                                              | 0: CLKIN is 48MHz<br>1: CLKIN is 24MHz                                                                                                                                 |  |
| 6   | Reserved       | -   | -                                                                                                                                              | Reserved.                                                                                                                                                              |  |
| 5   | DPORT_DEC_SEL  | R/W | 0                                                                                                                                              | <ul> <li>0: The 80 Port address is decoded as 0x0080.</li> <li>1: The 80 port address is decoded as the SCR of UART2.</li> <li>This bit is powered by VBAT.</li> </ul> |  |
| 4   | SPI_TM_RST_SEL | R/W | 0: The SPI timeout status is reset by internal VDD3VOK.  1: The SPI timeout status is reset by internal VSB3VOK.  This bit is powered by VBAT. |                                                                                                                                                                        |  |
| 3-2 | Reserved       | -   | -                                                                                                                                              | Reserved.                                                                                                                                                              |  |
| 1   | IRQ_MODE       | R/W | 0                                                                                                                                              | 0: PCI IRQ sharing mode (low level).  1: ISA IRQ sharing mode (low pulse).                                                                                             |  |
| 0   | IRQ_SHAR       | R/W | 0                                                                                                                                              | 0: disable IRQ sharing of two UART devices. 1: enable IRQ sharing of two UART devices.                                                                                 |  |

#### 8.1.9 ROM Address Select Register — Index 27h

| Bit | Name        | R/W | Default | Description                                                                                                                                                                          |
|-----|-------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ROM_WR_EN   | R/W | 0       | 0: disable ROM writing 1: enable ROM writing                                                                                                                                         |
| 6   | SPI_EN      | R/W | -       | SPI disable     SPI enable     This register is power on trapped by SOUT2/SPI_TRAP. Pull down to enable SPI.                                                                         |
| 5   | SPI_BIOS_EN | R/W | -       | 0: use SPI bridge for BIOS  1: Reserved  This register is power on trapped by DTR2#/FWH_TRAP. Pull down to enable SPI bridge for BIOS.                                               |
| 4   | PORT_4E_EN  | R/W | -       | 0: The configuration register port is 2E/2F.  1: The configuration register port is 4E/4F.  This register is power on trapped by SOUT1/ Config4E_2E. Pull down to select port 2E/2F. |
| 3-0 | Reserved    | -   | -       | Reserved.                                                                                                                                                                            |

#### 8.1.10 80 Port Enable Register — Index 28h

| Bit | Name        | R/W | Default | Description                                                                 |
|-----|-------------|-----|---------|-----------------------------------------------------------------------------|
| 7-6 | Reserved    | -   | -       | Reserved.                                                                   |
| 5   | DPORT_EN    | R/W | -       | 0: The 80 port function is disabled.<br>1: The 80 port function is enabled. |
| 4   | TEMP_OUT_EN | R/W | 0       | Set this bit to "1" will output the CPU temperature to the 7-segment LED.   |
| 3-0 | Reserved    | -   | -       | Reserved.                                                                   |





### 8.1.11 Multi Function Select 1 Register — Index 2Ah (Powered by VSB3V)

| Bit | Name       | R/W | Default |              |             | Description  |               |                            |
|-----|------------|-----|---------|--------------|-------------|--------------|---------------|----------------------------|
|     |            |     |         | OVT#/GPIO06/ | BEEP/ALERT# | LEC_VCCfun   | ction select. |                            |
|     |            |     |         | Function     |             | Register 2Ah |               | Remark                     |
|     |            |     |         | Function     | 7           | 6            | 5             | Remark                     |
|     |            |     |         | OVT#         | 1           | 0            | 1             | Disable<br>ALERT#,<br>BEEP |
|     |            |     |         |              |             |              |               | Disable                    |
|     |            |     |         | ALERT#       | 0           | 0            | 1             | OVT#,                      |
|     |            | R/W | 2'b11   |              |             |              |               | BEEP                       |
| 7-6 | GPIO06_SEL |     |         | BEEP         | 0           | 1            | 1             | Disable<br>OVT#<br>ALERT#  |
|     |            |     |         |              |             |              |               | Disable                    |
|     |            |     |         |              | 4           | 1            | 1             | OVT#,                      |
|     |            |     |         | GPIO06       | 1           |              |               | ALERT#,                    |
|     |            |     |         |              |             |              |               | BEEP                       |
|     |            |     |         | LED VCC      | 0           | 0            | 0             | Disable                    |
|     |            |     |         | LED_VCC      | 0           | 0            | 0             | ALERT#                     |
| 5-0 | Reserved   | -   | -       | Reserved     |             |              |               |                            |

### 8.1.12 Multi Function Select 2 Register — Index 2Bh (Powered by VSB3V)

| Bit | Name       | R/W | Default                         | Description                      |  |
|-----|------------|-----|---------------------------------|----------------------------------|--|
| 7-6 | Reserved   | -   | -                               | Reserved                         |  |
|     |            |     | GPIO12/WDTRST# function select. |                                  |  |
|     |            |     |                                 | 00: The pin function is WDTRST#. |  |
| 5-4 | GPIO12_SEL | R/W | 11b                             | 01: reserved.                    |  |
|     |            |     |                                 | 10: reserved.                    |  |
|     |            |     |                                 | 11: The pin function is GPIO12.  |  |
| 3-0 | Reserved   | -   | -                               | Reserved                         |  |

### 8.1.13 Multi Function Select 3 Register — Index 2Ch (Powered by VSB3V)

| Bit | Name       | R/W | Default | Description                                                                                           |
|-----|------------|-----|---------|-------------------------------------------------------------------------------------------------------|
| 7   | Reserved   | -   | -       | Reserved                                                                                              |
| 6   | UR2_GP_EN2 | R/W | 0       | 0: Pin 9-11 and pin13-15 function as UART2 modem control. 1: Pin 9-11 and pin13-15 function as GPIOs. |
| 5   | UR2_GP_EN1 | R/W | 0       | 0: Pin 16, 17 function as UART2 SOUT/SIN. 1: Pin16, 17function as GPIOs.                              |
| 4   | Reserved   | -   | -       | Reserved                                                                                              |





| 3   | GPIO16_SEL | R/W | 0 | PECI/TSI_DAT/IBX_DAT/GPIO16 function select.  0: The pin function is PECI/TSI_DAT/IBX_DAT decided by INTEL_MODEL register.  1: The pin function is GPIO16. |
|-----|------------|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | GPIO15_SEL | R/W | 0 | SST/TSI_CLK/IBX_CLK/GPIO15 function select.  0: The pin function is SST/TSI_CLK/IBX_CLK decided by INTEL_MODEL register.  1: The pin function is GPIO15.   |
| 1-0 | Reserved   | -   | - | Reserved                                                                                                                                                   |

### 8.1.14 Wakeup Control Register — Index 2Dh (Powered by VBAT)

| Bit | Name          | R/W | Default |                                                                                                                                           | Desc           | cription           |  |
|-----|---------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|--|
| 7   | Reserved      | -   | -       | Reserved                                                                                                                                  | Reserved       |                    |  |
| 6   | VSBOK_HYS_DIS | R/W | 0       | 0: RSMRST# will sink low when VSB3V is below 2.6V.  1: RSMRST# will sink low when VSB3V is below 2.95V.  VSB3V power good level is 2.95V. |                |                    |  |
| 5   | Reserved      | -   | -       | Reserved                                                                                                                                  |                |                    |  |
| 4   | KEY_SEL_ADD   | R/W | 0       | This bit is added to                                                                                                                      | add more wakeu | p key function.    |  |
| 3   | WAKEUP_EN     | R/W | 1       | 0: disable keyboard<br>1: enable keyboard                                                                                                 | •              |                    |  |
|     |               |     | V 00    | This registers select the keyboard wake up key. Accompanying w KEY_SEL_ADD, there are eight wakeup keys:                                  |                |                    |  |
|     |               |     |         | KEY_SEL_ADD                                                                                                                               | KEY_SEL        | Wakeup Key         |  |
|     |               |     |         | 0                                                                                                                                         | 00             | Ctrl + Esc         |  |
|     |               | R/W |         | 0                                                                                                                                         | 01             | Ctrl + F1          |  |
| 2-1 | KEY_SEL       |     |         | 0                                                                                                                                         | 10             | Ctrl + Space       |  |
|     |               |     |         | 0                                                                                                                                         | 11             | Any Key            |  |
|     |               |     |         | 1                                                                                                                                         | 00             | Windows Wakeup     |  |
|     |               |     |         | 1                                                                                                                                         | 01             | Windows Power      |  |
|     |               |     |         | 1                                                                                                                                         | 10             | Ctrl + Alt + Space |  |
|     |               |     |         | 1                                                                                                                                         | 11             | Space              |  |
| 0   | MO_SEL        | R/W | 0       | This register select<br>0: Wake up by clich<br>1: Wake up by clich                                                                        | <b>⟨</b> .     | e up key.          |  |

## 8.2 UART1 Registers (CR01)

### **UART 1 Device Enable Register — Index 30h**

|     | 7. 11. 1 2 0 11.0 0 11.0 11.0 11.0 11.0 1 |     |         |             |  |  |  |
|-----|-------------------------------------------|-----|---------|-------------|--|--|--|
| Bit | Name                                      | R/W | Default | Description |  |  |  |
| 7-1 | Reserved                                  | -   | -       | Reserved    |  |  |  |





| 0 | UR1_EN | R/W | 1 | 0: disable UART 1.<br>1: enable UART 1. |
|---|--------|-----|---|-----------------------------------------|
|---|--------|-----|---|-----------------------------------------|

#### Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of UART 1 base address. |

#### Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F8h     | The LSB of UART 1 base address. |

#### IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                        |
|-----|-----------|-----|---------|------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                          |
| 3-0 | SELUR1IRQ | R/W | 4h      | Select the IRQ channel for UART 1. |

#### RS485 Enable Register — Index F0h

| Bit | Name     | R/W | Default | Description                                                                                           |
|-----|----------|-----|---------|-------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved | -   | -       | Reserved.                                                                                             |
| 4   | RS485_EN | R/W | 0       | 0: RS232 driver. 1: RS485 driver. Auto drive RTS# high when transmitting data, otherwise is kept low. |
| 3-0 | Reserved | -   | -       | Reserved.                                                                                             |

### 8.3 UART 2 Registers (CR02)

#### UART 2 Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                             |
|-----|----------|-----|---------|-----------------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                                |
| 0   | UR2_EN   | R/W | 1       | 0: disable UART 2.<br>1: enable UART 2. |

#### Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 02h     | The MSB of UART 2 base address. |

#### Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F8h     | The LSB of UART 2 base address. |

#### IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                        |
|-----|-----------|-----|---------|------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                          |
| 3-0 | SELUR2IRQ | R/W | 3h      | Select the IRQ channel for UART 2. |





### RS485 Enable Register — Index F0h

| Bit | Name     | R/W | Default | Description                                                                                                                           |
|-----|----------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved | -   | -       | Reserved.                                                                                                                             |
| 4   | RS485_EN | R/W | 0       | 0: RS232 driver. 1: RS485 driver. Auto drive RTS# high when transmitting data, otherwise is kept low.                                 |
| 3   | RXW4C_IR | R/W | 0       | No reception delay when SIR is changed form TX to RX.     Reception delays 4 characters time when SIR is changed form TX to RX.       |
| 2   | TXW4C_IR | R/W |         | No transmission delay when SIR is changed form RX to TX.     Transmission delays 4 characters time when SIR is changed form RX to TX. |
| 1-0 | Reserved | -   | -       | Reserved.                                                                                                                             |

### 8.4 Hardware Monitor Registers (CR04)

#### 8.6.1 Hardware Monitor Configuration Registers

#### Hardware Monitor Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                                                 |
|-----|----------|-----|---------|-------------------------------------------------------------|
| 7-1 | Reserved | 1   | -       | Reserved                                                    |
| 0   | HM_EN    | R/W | 1       | 0: disable Hardware Monitor.<br>1: enable Hardware Monitor. |

#### Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                               |
|-----|--------------|-----|---------|-------------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 02h     | The MSB of Hardware Monitor base address. |

### Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                               |
|-----|--------------|-----|---------|-------------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 95h     | The LSB of Hardware Monitor base address. |

#### IRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                  |
|-----|----------|-----|---------|----------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                    |
| 3-0 | SELHMIRQ | R/W | 0000    | Select the IRQ channel for Hardware Monitor. |

### 8.5 KBC Registers (CR05)

#### KBC Device Enable Register — Index 30h

| Bit | Name     | R/W      | Default | Description     |
|-----|----------|----------|---------|-----------------|
| 7-1 | Reserved | -        | -       | Reserved        |
| 0   | KBC EN   | R/W      | 1       | 0: disable KBC. |
| U   | KBC_EN   | I TO V V |         | 1: enable KBC.  |

#### Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                                                                                |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W |         | The MSB of KBC command port address. The address of data port is command port address + 4; |





### Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                                                                                |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 1 60h   | The LSB of KBC command port address. The address of data port is command port address + 4. |

### KB IRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                    |
|-----|----------|-----|---------|------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                      |
| 3-0 | SELKIRQ  | R/W | 1h      | Select the IRQ channel for keyboard interrupt. |

#### Mouse IRQ Channel Select Register — Index 72h

| Bit | Name     | R/W | Default | Description                                      |
|-----|----------|-----|---------|--------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                        |
| 3-0 | SELMIRQ  | R/W | Ch      | Select the IRQ channel for PS/2 mouse interrupt. |

#### Auto Swap Register — Index FEh (Powered by VBAT)

| Bit | Name        | R/W | Default | Description                                                                                                                                                            |
|-----|-------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AUTO_DET_EN | R/W | l 1h    | 0: disable auto detect keyboard/mouse swap. 1: enable auto detect keyboard/mouse swap.                                                                                 |
| 6-5 | Reserved    | 1   | -       | Reserved.                                                                                                                                                              |
| 4   | KB_MO_SWAP  | R/W | 0b      | Keyboard/mouse does not swap.     Keyboard/mouse swap.     This bit is set/clear by hardware if AUTO_DET_EN is set to "1". Users could also program this bit manually. |
| 3-0 | Reserved    | R/W | 1h      | Reserved                                                                                                                                                               |

### 8.6 GPIO0 Registers (CR06) (All registers of GPIO are powered by VSB3V)

#### **GPIO0 Output Enable Register — Index F0h**

| Bit | Name      | R/W | Default | Description                                              |
|-----|-----------|-----|---------|----------------------------------------------------------|
| 7   | Reserved  | -   | -       | Reserved.                                                |
| 6   | GPIO06_OE | R/W | 0       | 0: GPIO06 is in input mode. 1: GPIO06 is in output mode. |
| 5-0 | Reserved  | -   | -       | Reserved.                                                |

#### GPIO0 Output Data Register — Index F1h

| Bit | Name       | R/W | Default | Description                                                                      |
|-----|------------|-----|---------|----------------------------------------------------------------------------------|
| 7   | Reserved   | -   | -       | Reserved.                                                                        |
| 6   | GPIO06_VAL | R/W | 1       | 0: GPIO06 outputs 0 when in output mode. 1: GPIO06 outputs1 when in output mode. |
| 5-0 | Reserved   | -   | -       | Reserved.                                                                        |

#### GPIO0 Pin Status Register — Index F2h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7   | Reserved | -   | -       | Reserved.   |





| 6   | GPIO06_IN | R | 1 | The pin status of GPIO06. |
|-----|-----------|---|---|---------------------------|
| 5-0 | Reserved  | - | - | Reserved.                 |

### **GPIO0** Drive Enable Register — Index F3h

| Bit | Name          | R/W | Default | Description                                                                    |
|-----|---------------|-----|---------|--------------------------------------------------------------------------------|
| 7   | Reserved      | -   | -       | Reserved.                                                                      |
| 6   | GPIO06_DRV_EN | R/W | l 0     | 0: GPIO06 is open drain in output mode. 1: GPIO06 is push pull in output mode. |
| 5-0 | Reserved      | -   | -       | Reserved.                                                                      |

### LED\_VCC Control Register — Index FFh

| Bit | Name            | R/W | Default | Description                                                                                                          |
|-----|-----------------|-----|---------|----------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved        | -   | -       | Reserved.                                                                                                            |
| 5-4 | LED_VCC_S5_MODE | R/W | 0       | These bits control the LED_VCC output mode in S5 state.  00: Sink 0  01: Tri-state.  10: 0.5Hz clock  11: 1Hz clock. |
| 3-2 | LED_VCC_S3_MODE | R/W | 0       | These bits control the LED_VCC output mode in S3 state.  00: Sink 0  01: Tri-state.  10: 0.5Hz clock  11: 1Hz clock. |
| 1-0 | LED_VCC_S0_MODE | R/W |         | These bits control the LED_VCC output mode in S0 state.  00: Sink 0  01: Tri-state.  10: 0.5Hz clock  11: 1Hz clock. |

### **GPIO1 Output Enable Register — Index E0h**

| Bit | Name      | R/W | Default | Description                                              |
|-----|-----------|-----|---------|----------------------------------------------------------|
| 7   | Reserved  | -   | -       | Reserved.                                                |
| 6   | GPIO16_OE | R/W | 0       | 0: GPIO16 is in input mode. 1: GPIO16 is in output mode. |
| 5   | GPIO15_OE | R/W | 0       | 0: GPIO15 is in input mode. 1: GPIO15 is in output mode. |
| 4-3 | Reserved  | -   | -       | Reserved.                                                |
| 2   | GPIO12_OE | R/W | 0       | 0: GPIO12 is in input mode. 1: GPIO12 is in output mode. |
| 1-0 | Reserved  | -   | -       | Reserved.                                                |

#### **GPIO1 Output Data Register — Index E1h**

| Bit | Name       | R/W | Default | Description                                                                      |
|-----|------------|-----|---------|----------------------------------------------------------------------------------|
| 7   | Reserved   | -   | -       | Reserved.                                                                        |
| 6   | GPIO16_VAL | R/W | 1       | 0: GPIO16 outputs 0 when in output mode. 1: GPIO16 outputs1 when in output mode. |





| 5   | GPIO15_VAL | R/W | 1 | 0: GPIO15 outputs 0 when in output mode. 1: GPIO15 outputs 1 when in output mode. |
|-----|------------|-----|---|-----------------------------------------------------------------------------------|
| 4-3 | Reserved   | -   | - | Reserved.                                                                         |
| 2   | GPIO12_VAL | R/W | 1 | 0: GPIO12 outputs 0 when in output mode. 1: GPIO12 outputs 1 when in output mode. |
| 1-0 | Reserved   | -   | - | Reserved.                                                                         |

### **GPIO1 Pin Status Register** — Index E2h

| Bit | Name      | R/W | Default | Description                                   |
|-----|-----------|-----|---------|-----------------------------------------------|
| 7   | Reserved  | -   | -       | Reserved.                                     |
| 6   | GPIO16_IN | R   | -       | The pin status of PECI/TSI_DAT/IBX_DAT/GPIO16 |
| 5   | GPIO15_IN | R   | -       | The pin status of SST/TSI_CLK/IBX_CLK/GPIO15. |
| 4-3 | Reserved  | -   | -       | Reserved.                                     |
| 2   | GPIO12_IN | R   | -       | The pin status of WDTRST#/GPIO12.             |
| 1-0 | Reserved  | -   | -       | Reserved.                                     |

### **GPIO1** Drive Enable Register — Index E3h

| Bit | Name          | R/W | Default | Description                                                                    |
|-----|---------------|-----|---------|--------------------------------------------------------------------------------|
| 7   | Reserved      | -   | -       | Reserved.                                                                      |
| 6   | GPIO16_DRV_EN | R/W | 0       | 0: GPIO16 is open drain in output mode. 1: GPIO16 is push pull in output mode. |
| 5   | GPIO15_DRV_EN | R/W | 0       | 0: GPIO15 is open drain in output mode. 1: GPIO15 is push pull in output mode. |
| 4-3 | Reserved      | -   | -       | Reserved.                                                                      |
| 2   | GPIO12_DRV_EN | R/W | 0       | 0: GPIO12 is open drain in output mode. 1: GPIO12 is push pull in output mode. |
| 1-0 | Reserved      | -   | -       | Reserved.                                                                      |

#### GPIO2 Output Enable Register — Index D0h

| Bit | Name      | R/W | Default | Description                                              |
|-----|-----------|-----|---------|----------------------------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                                                |
| 3   | GPIO23_OE | R/W | 0       | 0: GPIO23 is in input mode. 1: GPIO23 is in output mode. |
| 2   | GPIO22_OE | R/W | 0       | 0: GPIO22 is in input mode. 1: GPIO22 is in output mode. |
| 1   | GPIO21_OE | R/W | 0       | 0: GPIO21 is in input mode. 1: GPIO21 is in output mode. |
| 0   | GPIO20_OE | R/W | 0       | 0: GPIO20 is in input mode. 1: GPIO20 is in output mode. |

#### **GPIO2** Output Data Register — Index D1h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-4 | Reserved | -   | -       | Reserved.   |





| 3 | GPIO23_VAL | R/W | 1 | 0: GPIO23 outputs 0 when in output mode. 1: GPIO23 outputs 1 when in output mode. |
|---|------------|-----|---|-----------------------------------------------------------------------------------|
| 2 | GPIO22_VAL | R/W | 1 | 0: GPIO22 outputs 0 when in output mode. 1: GPIO22 outputs 1 when in output mode. |
| 1 | GPIO21_VAL | R/W | 1 | 0: GPIO21 outputs 0 when in output mode. 1: GPIO21 outputs 1 when in output mode. |
| 0 | GPIO20_VAL | R/W | 1 | 0: GPIO20 outputs 0 when in output mode. 1: GPIO20 outputs 1 when in output mode. |

### GPIO2 Pin Status Register — Index D2h

| Bit | Name      | R/W | Default | Description                        |
|-----|-----------|-----|---------|------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                          |
| 3   | GPIO23_IN | R   | -       | The pin status of GPIO23/SPI_MOSI. |
| 2   | GPIO22_IN | R   | -       | The pin status of GPIO22/SPI_MISO. |
| 1   | GPIO21_IN | R   | -       | The pin status of GPIO21/SPI_CS0#. |
| 0   | GPIO20_IN | R   | -       | The pin status of GPIO20/SPI_SLK#. |

### **GPIO2** Drive Enable Register — Index D3h

| Bit | Name           | R/W    | Default | Description                             |
|-----|----------------|--------|---------|-----------------------------------------|
| 7-4 | Reserved       | -      | -       | Reserved.                               |
| 3   | GPIO23 DRV EN  | R/W    | 0       | 0: GPIO23 is open drain in output mode. |
| 3   | GPIO23_DRV_EN  | R/VV   | U       | 1: GPIO23 is push pull in output mode.  |
| 2   | GPIO22 DRV EN  | R/W    | 0       | 0: GPIO22 is open drain in output mode. |
|     | GPIO22_DRV_EN  |        |         | 1: GPIO22 is push pull in output mode.  |
| 1   | GPIO21_DRV_EN  | R/W    | 0       | 0: GPIO21 is open drain in output mode. |
| '   | GFIOZI_DKV_EN  | IT/VV  | U       | 1: GPIO21 is push pull in output mode.  |
| 0   | GPIO20 DRV EN  | R/W    | 0       | 0: GPIO20 is open drain in output mode. |
| 0   | GFIOZU_DRV_EIN | 17/ // |         | 1: GPIO20 is push pull in output mode.  |

### GPIO3 Output Enable Register — Index C0h

| Bit | Name       | R/W   | Default | Description                  |
|-----|------------|-------|---------|------------------------------|
| 7   | GPIO37 OE  | R/W   | 0       | 0: GPIO37 is in input mode.  |
| ,   | GF1037_0E  | FX/VV | U       | 1: GPIO37 is in output mode. |
| 6   | GPIO36 OE  | R/W   | 0       | 0: GPIO36 is in input mode.  |
| 0   | GF1030_OE  | FX/VV | U       | 1: GPIO35 is in output mode. |
| 5   | GPIO35 OE  | R/W   | 0       | 0: GPIO35 is in input mode.  |
| 5   | GF1035_0E  | FX/VV | U       | 1: GPIO35 is in output mode. |
| 4   | GPIO34 OE  | R/W   | 0       | 0: GPIO34 is in input mode.  |
| 4   | GF1034_0E  | FX/VV | U       | 1: GPIO34 is in output mode. |
| 3   | GPIO33 OE  | R/W   | 0       | 0: GPIO33 is in input mode.  |
| J   | GF1033_0E  | FX/VV | U       | 1: GPIO33 is in output mode. |
| 2   | GPIO32 OE  | R/W   | 0       | 0: GPIO32 is in input mode.  |
|     | GI 1032_0E | 17/1/ | U       | 1: GPIO32 is in output mode. |
| 1   | GPIO31 OE  | R/W   | 0       | 0: GPIO31 is in input mode.  |
| ı   | GI 1031_0E | 17/1/ | U       | 1: GPIO31 is in output mode. |





| 0 | GPIO30_OE | R/W | 0 | 0: GPIO30 is in input mode. 1: GPIO30 is in output mode. |
|---|-----------|-----|---|----------------------------------------------------------|
|---|-----------|-----|---|----------------------------------------------------------|

### **GPIO3 Output Data Register — Index C1h**

| Bit | Name        | R/W     | Default | Description                              |
|-----|-------------|---------|---------|------------------------------------------|
| 7   | GPIO37_VAL  | R/W     | 1       | 0: GPIO37 outputs 0 when in output mode. |
|     |             |         |         | 1: GPIO37 outputs 1 when in output mode. |
| 6   | GPIO36 VAL  | R/W     | 1       | 0: GPIO36 outputs 0 when in output mode. |
|     | OI 1000_VAL | 1000    | '       | 1: GPIO36 outputs 1 when in output mode. |
| _   | 001005 1/41 | D///    | 4       | 0: GPIO35 outputs 0 when in output mode. |
| 5   | GPIO35_VAL  | R/W     | 1       | 1: GPIO35 outputs 1 when in output mode. |
| 4   | CDIO24 VAI  | R/W     | 1       | 0: GPIO34 outputs 0 when in output mode. |
| 4   | GPIO34_VAL  | FC/VV   | ı       | 1: GPIO34 outputs 1 when in output mode. |
| 3   | CDIO22 VAI  | R/W     | 1       | 0: GPIO33 outputs 0 when in output mode. |
| 3   | GPIO33_VAL  | FX/ V V | ı       | 1: GPIO33 outputs 1 when in output mode. |
| 2   | CDIO22 VAI  | DAA     | 4       | 0: GPIO32 outputs 0 when in output mode. |
| 2   | GPIO32_VAL  | R/W     | '       | 1: GPIO32 outputs 1 when in output mode. |
| 1   | CDIO24 VAI  | DAM     | 4       | 0: GPIO31 outputs 0 when in output mode. |
| ı   | GPIO31_VAL  | R/W     | I       | 1: GPIO31 outputs 1 when in output mode. |
| 0   | CDIO20 VAI  | R/W     | 1       | 0: GPIO30 outputs 0 when in output mode. |
| U   | GPIO30_VAL  | it////  | ı       | 1: GPIO30 outputs 1 when in output mode. |

### GPIO3 Pin Status Register — Index C2h

| Bit | Name      | R/W | Default | Description                                   |
|-----|-----------|-----|---------|-----------------------------------------------|
| 7   | GPIO37_IN | R   | -       | The pin status of SIN2/SEGE/GPIO37.           |
| 6   | GPIO36_IN | R   | -       | The pin status of SOUT2/SEGB/GPIO36/SPI_TRAP. |
| 5   | GPIO35_IN | R   | -       | The pin status of DSR2#/L#/GPIO35.            |
| 4   | GPIO34_IN | R   | -       | The pin status of RTS2#/SEGC/GPIO34/PWM_DC.   |
| 3   | GPIO33_IN | R   | -       | The pin status of DTR2#/SEGD/GPIO33/FWH_TRAP. |
| 2   | GPIO32_IN | R   | -       | The pin status of CTS2#/SEGA/GPIO32.          |
| 1   | GPIO31_IN | R   | -       | The pin status of RI2#/GPIO31.                |
| 0   | GPIO30_IN | R   | -       | The pin status of DCD2#/GPIO30.               |

#### **GPIO3** Drive Enable Register — Index C3h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7   | GPIO37_DRV_EN | R/W | 0       | 0: GPIO37 is open drain in output mode. 1: GPIO37 is push pull in output mode.    |
| 6   | GPIO36_DRV_EN | R/W | 0       | 0: GPIO36 is open drain in output mode.<br>1: GPIO36 is push pull in output mode. |
| 5   | GPIO35_DRV_EN | R/W | 0       | 0: GPIO35 is open drain in output mode. 1: GPIO35 is push pull in output mode.    |
| 4   | GPIO34_DRV_EN | R/W | 0       | 0: GPIO34 is open drain in output mode. 1: GPIO34 is push pull in output mode.    |
| 3   | GPIO33_DRV_EN | R/W | 0       | 0: GPIO33 is open drain in output mode. 1: GPIO33 is push pull in output mode.    |





| 2 | GPIO32_DRV_EN | R/W | 0 | 0: GPIO32 is open drain in output mode. 1: GPIO32 is push pull in output mode. |
|---|---------------|-----|---|--------------------------------------------------------------------------------|
| 1 | GPIO31_DRV_EN | R/W | 0 | 0: GPIO31 is open drain in output mode. 1: GPIO31 is push pull in output mode. |
| 0 | GPIO30_DRV_EN | R/W | 0 | 0: GPIO30 is open drain in output mode. 1: GPIO30 is push pull in output mode. |

### 8.7 WDT Registers (CR07)

#### 8.9.1 WDT Configuration Registers

### WDT Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                       |
|-----|----------|-----|---------|-----------------------------------|
| 7-1 | Reserved | -   | 0       | Reserved                          |
| 0   | WDT_EN   | R/W | 0       | 0: disable WDT.<br>1: enable WDT. |

#### Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 00h     | The MSB of WDT base address. |

### Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 00h     | The LSB of WDT base address. |

### 8.9.2 WDT Device Registers

#### Configuration Register — Index F0h

| Bit | Name     | R/W | Default | Description                                                                           |
|-----|----------|-----|---------|---------------------------------------------------------------------------------------|
| 7   | WDOUT_EN | R/W | ()      | If this bit is set to 1 and watchdog timeout event occurs, WDTRST# output is enabled. |
| 6-0 | Reserved | -   | 0       | Reserved                                                                              |

#### Watchdog Timer Configuration Register 1—Index F5h

| Bit | Name        | R/W | Default | Description                                                                                            |
|-----|-------------|-----|---------|--------------------------------------------------------------------------------------------------------|
| 7   | Reserved    | R   | 0       | Reserved                                                                                               |
| 6   | WDTMOUT_STS | R/W | ()      | If watchdog timeout event occurs, this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 5   | WD_EN       | R/W | 0       | If this bit is set to 1, the counting of watchdog time is enabled.                                     |
| 4   | WD_PULSE    | R/W | 0       | Select output mode (0: level, 1: pulse) of WDTRST# by setting this bit.                                |
| 3   | WD_UNIT     | R/W | 0       | Select time unit (0: 1sec, 1: 60 sec) of watchdog timer by setting this bit.                           |
| 2   | WD_HACTIVE  | R/W | 0       | Select output polarity of WDTRST# (1: high active, 0: low active) by setting this bit.                 |
| 1:0 | WD_PSWIDTH  | R/W | 0       | Select output pulse width of WDTRST# 0: 1 ms                                                           |





### Watchdog Timer Configuration Register 2 — Index F6h

| Bit | Name    | R/W | Default | Description            |
|-----|---------|-----|---------|------------------------|
| 7:0 | WD_TIME | R/W | 0       | Time of watchdog timer |

#### WDT PME Register — Index FAh

| Bit | Name       | R/W      | Default | Description                                          |
|-----|------------|----------|---------|------------------------------------------------------|
|     |            |          |         | 0: No WDT PME occurred.                              |
| 7   | WDT PME    | R        | 0       | 1: WDT PME occurred.                                 |
|     | WD1_PNIE   |          |         | The WDT PME is occurred one unit before WDT timeout. |
| 6   | WOT DME EN | R/W      | 0       | 0: Disable WDT PME.                                  |
| 0   | WDT_PME_EN | IT./ V V | U       | 1: Enable WDT PME.                                   |
| 5-0 | Reserved   | R        | 0       | Reserved                                             |

### 8.8 SPI Registers (CR08)

#### SPI Control Register — Index F0h (powered by VAT)

|     | Jona of Rogistor II | mack to the power of the power |         |                                                                                                                                                                                                                                    |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name                | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Default | Description                                                                                                                                                                                                                        |
| 7-6 | Reserved            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -       | Reserved.                                                                                                                                                                                                                          |
| 5   | SPTIE               | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       | SPI interrupt enable. Set to 1, SPIE interrupt enabled, set to 0 spie interrupt disabled.                                                                                                                                          |
| 4   | Reserved            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -       | Reserved.                                                                                                                                                                                                                          |
| 3   | CPOL                | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       | Clock polarity this bit selects inverted or non-inverted SPI clock. Set to 1, active low clock selected; SCK idles high. Set to 0, active high clock selected; SCK idles low.                                                      |
| 2   | СРНА                | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0       | Clock phase. This bit is used to shift the SCK serial clock. Set to 1, the first SCK edge is issued at the beginning of the transfer operation. Set to 0, the first SCK edge is issued one-half cycle into the transfer operation. |
| 1   | Reserved            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       | Reserved                                                                                                                                                                                                                           |
| 0   | LSBFE               | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         | This bit control data shift from lsb or msb. Set to 1, data is transferred from lsb to msb. Set to 0, data is transferred from msb to lsb.                                                                                         |

#### SPI Timeout Value Register — Index F1h

| Bit | Name      | R/W | Default | Description                                                                  |
|-----|-----------|-----|---------|------------------------------------------------------------------------------|
| 7-0 | TIMER_VAL | R/W | 8'h04   | The time in second to assert FWH_DIS signal when SPI in used as backup BIOS. |

### SPI Baud Rate Divisor Register — Index F2h

| or reduce reaction regions: |          |     |         |                                                                                                                   |
|-----------------------------|----------|-----|---------|-------------------------------------------------------------------------------------------------------------------|
| Bit                         | Name     | R/W | Default | Description                                                                                                       |
| 7-3                         | Reserved | -   | 0       | Reserved                                                                                                          |
| 2-0                         | BAUD_VAL | R/W | 1       | This register decides to SCK frequency. Baud rate divisor equation is 33MHz/2*(BAUD_VAL). 00: 33MHz. 01: 16.7MHz. |





#### SPI Status Register — Index F3h

| Bit | Name           | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                          |
|-----|----------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SPIE           | R/W | 0       | SPI interrupt status. When SPI is transferred or received data from device finish, this bit will be set. Write 1 to clear this bit.                                                                                                                                                                                                                  |
| 6   | FWH_DIS        | R/W | -       | When SPI is used as backup BIOS, this bit will set when time in second reaches the value programmed in TIMER_VAL (CRF1). Write one to clear this register.  When SPI is used as primary BIOS, this register will always be 1.                                                                                                                        |
| 5   | SPE            | R   | -       | This bit reflects the SPI_EN register. (which will be 1 when SPI is enabled.)                                                                                                                                                                                                                                                                        |
| 4   | SPI0_TIMER_DIS | R/W | -       | When SPI is used as primary BIOS, it will also have backup function as used in backup BIOS. The bit will set to 1 when the time in second reaches the value programmed in TIMER_VAL (CRF1). That is the first SPI could not function well. Then a reset signal will asserted and reboot the system with the second SPI. Write one to clear this bit. |
| 3   | SPTEF          | R   | 0       | SPI operation status. When SPI is transferred or received data from device, this bit will be set 1, Clear by SPI operation finish.                                                                                                                                                                                                                   |
| 2-0 | Reserved       | - 1 | -       | Reserved                                                                                                                                                                                                                                                                                                                                             |

#### SPI High Byte Data Register — Index F4h

| Bit | Name   | R/W | Default | Description                                                                        |
|-----|--------|-----|---------|------------------------------------------------------------------------------------|
| 7-0 | H_DATA | R   | ()      | When SPI is received 16 bits data from device. This register saves high byte data. |

#### SPI command data Register — Index F5h

| Bit | Name     | R/W | Default | Description                                             |
|-----|----------|-----|---------|---------------------------------------------------------|
| 7-0 | CMD_DATA | R/W | 0       | This register provides command value for flash command. |

#### SPI chip select Register — Index F6h

| Bit | Name     | R/W | Default | Description                       |
|-----|----------|-----|---------|-----------------------------------|
| 7-4 | Reserved | -   | -       | Reserved                          |
| 3   | CS3      | R/W | 0       | Chip select 3. To select device 3 |
| 2   | CS2      | R/W | 0       | Chip select 2. To select device 2 |
| 1   | CS1      | R/W | 0       | Chip select 1. To select device 1 |
| 0   | CS0      | R/W | 0       | Chip select 0. To select device 0 |

### SPI memory mapping Register — Index F7h (powered by VBAT)

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-5 | Reserved | -   | 0       | Reserved    |





|     |         |     |       | Memory mapping of SPI                               | flash.                                        |  |
|-----|---------|-----|-------|-----------------------------------------------------|-----------------------------------------------|--|
|     |         |     |       | This register is also used for decode range select. |                                               |  |
|     |         |     |       | MEM_MAP                                             | Description                                   |  |
|     |         |     |       | 5'h04                                               | The primary is 4MBit and secondary is 4MBit.  |  |
|     |         |     |       | 5'h05                                               | The primary is 5MBit and secondary is 3MBit.  |  |
|     |         |     |       | 5'h06                                               | The primary is 6MBit and secondary is 2MBit.  |  |
|     |         |     |       | 5'h07                                               | The primary is 8MBit and secondary is 1MBit.  |  |
|     |         |     |       | 5'h08                                               | The primary is 8MBit and no secondary.        |  |
|     | MEM MAD | R/W | 5'h10 | 5'h10                                               | The primary is 8MBit and secondary is 8MBit.  |  |
| 4-0 | MEM_MAP |     |       | 5'h11                                               | The primary is 9MBit and secondary is 7MBit.  |  |
|     |         |     |       | 5'h12                                               | The primary is 10MBit and secondary is 6MBit. |  |
|     |         |     |       | 5'h13                                               | The primary is 11MBit and secondary is 5MBit. |  |
|     |         |     |       | 5'h14                                               | The primary is 12MBit and secondary is 4MBit. |  |
|     |         |     |       | 5'h15                                               | The primary is 13MBit and secondary is 3MBit. |  |
|     |         |     |       | 5'h16                                               | The primary is 14MBit and secondary is 2MBit. |  |
|     |         |     |       | 5'h17                                               | The primary is 15MBit and secondary is 1MBit. |  |
|     |         |     |       | 5'h18                                               | The primary is 16MBit and no secondary.       |  |
|     |         |     |       | Otherwise                                           | Reserved.                                     |  |

### SPI operate Register — Index F8h

| Bit | Name         | R/W | Default | Description                                                                                                                                                                              |
|-----|--------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TYPE         | R/W | 0       | This bit decide flash continuous programming mode. Set to 1, if programming continuous mode is same as the SST flash. Set to 0 if programming continuous mode is same as the ATMEL flash |
| 6   | IO_SPI       | R/W | 0       | This bit control SPI function transfer 8 bit command to device. Clear 0 by operation finish.                                                                                             |
| 5   | RDSR         | R/W | 0       | This bit control SPI function read status from to device. Clear 0 by operation finish.                                                                                                   |
| 4   | WRSR         | R/W | 0       | This bit control SPI function write status to device. Clear 0 by operation finish.                                                                                                       |
| 3   | SECTOR_ERASE | R/W | 0       | This bit control SPI function sector erase device. Clear 0 by operation finish.                                                                                                          |
| 2   | READ_ID      | R/W | 0       | This bit control SPI function read id from device. Clear 0 by operation finish.                                                                                                          |
| 1   | PROG         | R/W | 0       | This bit control SPI function program data to device or set to 1 when memory cycle for LPC interface program flash. Clear 0 by operation finish.                                         |
| 0   | READ         | R/W | 0       | This bit control SPI function read data from device or set to 1 when memory cycle for LPC interface read flash. Clear 0 by operation finish.                                             |

### SPI Low Byte Data Register — Index FAh

| Bit | Name   | R/W | Default | Description                                                                                 |
|-----|--------|-----|---------|---------------------------------------------------------------------------------------------|
| 7-0 | L_DATA | R   | 1 0     | When SPI is received 16 bits or 8 bits data from device. This register saves low byte data. |

### SPI address high byte Register — Index FBh

| Bit | Name        | R/W | Default | Description                                                                         |
|-----|-------------|-----|---------|-------------------------------------------------------------------------------------|
| 7-0 | Addr_H_byte | R/W | 0       | This register provides high byte address for sector erase, program, read operation. |





#### SPI address medium byte Register — Index FCh

| Bit | Name        | R/W | Default | Description                                                                           |
|-----|-------------|-----|---------|---------------------------------------------------------------------------------------|
| 7-0 | Addr_M_byte | R/W | 0       | This register provides medium byte address for sector erase, program, read operation. |

#### SPI address low byte Register — Index FDh

| Bit | Name        | R/W | Default | Description                                                                        |
|-----|-------------|-----|---------|------------------------------------------------------------------------------------|
| 7-0 | Addr_L_byte | R/W | 0       | This register provides low byte address for sector erase, program, read operation. |

#### SPI program byte Register — Index FEh

| Bit | Name      | R/W | Default | Description                                                         |  |
|-----|-----------|-----|---------|---------------------------------------------------------------------|--|
| 7-0 | PORG_BYTE | R/W | 0       | This register provides number to program flash for continuous mode. |  |

#### SPI write data Register — Index FFh

| Bit | Name   | R/W | Default | Description                                                                    |  |
|-----|--------|-----|---------|--------------------------------------------------------------------------------|--|
| 7-0 | WR_dat | R/W | 0       | This register provides data to write flash for program, write status function. |  |

### 8.9 PME and ACPI Registers (CR0A)

#### Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                       |
|-----|----------|-----|---------|-----------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                          |
| 0   | PME_EN   | R/W | 0       | 0: disable PME.<br>1: enable PME. |

### PME Event Enable Register — Index F0h

| Bit | Name       | R/W | Default | Description                                                                                                     |  |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------|--|
| 7   | Reserved   | -   | -       | Reserved                                                                                                        |  |
| 6   | MO_PME_EN  | R/W | 0       | Mouse PME event enable. 0: disable mouse PME event. 1: enable mouse PME event.                                  |  |
| 5   | KB_PME_EN  | R/W | 0       | Keyboard PME event enable. 0: disable keyboard PME event. 1: enable keyboard PME event.                         |  |
| 4   | HM_PME_EN  | R/W | 0       | Hardware monitor PME event enable. 0: disable hardware monitor PME event. 1: enable hardware monitor PME event. |  |
| 3   | Reserved   | -   | -       | Reserved                                                                                                        |  |
| 2   | UR2_PME_EN | R/W | 0       | UART 2 PME event enable. 0: disable UART 2 PME event. 1: enable UART 2 PME event.                               |  |
| 1   | UR1_PME_EN | R/W | 0       | UART 1 PME event enable. 0: disable UART 1 PME event. 1: enable UART 1 PME event.                               |  |
| 0   | Reserved   | -   | -       | Reserved                                                                                                        |  |





### PME Event Status Register — Index F1h

| Bit | Name       | R/W | Default                                                                                                                                                                   | Description                                                                                                                                |  |
|-----|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | Reserved   | -   | -                                                                                                                                                                         | Reserved                                                                                                                                   |  |
| 6   | MO_PME_ST  | R/W | -                                                                                                                                                                         | Mouse PME event status.  0: Mouse has no PME event.  1: Mouse has a PME event to assert. Write 1 to clear to be ready for next PME event.  |  |
| 5   | KB_PME_ST  | R/W | Keyboard PME event status.  0: Keyboard has no PME event.  1: Keyboard has a PME event to assert. Write 1 to clear to be ready for ne PME event.                          |                                                                                                                                            |  |
| 4   | HM_PME_ST  | R/W | Hardware monitor PME event status.  0: Hardware monitor has no PME event.  1: Hardware monitor has a PME event to assert. Write 1 to clear to be read for next PME event. |                                                                                                                                            |  |
| 3   | Reserved   | -   | -                                                                                                                                                                         | Reserved                                                                                                                                   |  |
| 2   | UR2_PME_ST | R/W | UART 2 PME event status.  0: UART 2 has no PME event.  1: UART 2 has a PME event to assert. Write 1 to clear to be ready fo PME event.                                    |                                                                                                                                            |  |
| 1   | UR1_PME_ST | R/W | -                                                                                                                                                                         | UART 1 PME event status. 0: UART 1 has no PME event. 1: UART 1 has a PME event to assert. Write 1 to clear to be ready for next PME event. |  |
| 0   | Reserved   | -   | -                                                                                                                                                                         | Reserved                                                                                                                                   |  |

#### ACPI Control Register 1 — Index F4h

|     | <u> </u>     |     |         |                                                                                                                                                            |  |
|-----|--------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Name         | R/W | Default | Description                                                                                                                                                |  |
| 7-5 | Reserved     | R/W | 0       | Reserved                                                                                                                                                   |  |
| 4   | EN_KBWAKEUP  | R/W | 0       | Set one to enable keyboard wakeup event asserted via PWSOUT#.                                                                                              |  |
| 3   | EN_MOWAKEUP  | R/W | 0       | Set one to enable mouse wakeup event asserted via PWSOUT#.                                                                                                 |  |
| 2-1 | PWRCTRL      | R/W | 11      | The ACPI Control the PSON_N to always on or always off or keep last state 00 : keep last state 10 : Always on 01 : Always on without PSOUT# 11: Always off |  |
| 0   | VSB_PWR_LOSS | R/W | 0       | When VSB 3V comes, it will set to 1, and write 1 to clear it                                                                                               |  |

### ACPI Control Register 2 — Index F5h

| Bit | Name        | R/W | Default | Description                                                              |
|-----|-------------|-----|---------|--------------------------------------------------------------------------|
| 7   | Reserved    | R/W | 0       | Dummy for future use.                                                    |
| 6-5 | PWROK_DELAY | R/W |         | The additional PWROK delay. 00: no delay 01: 100ms. 10: 200ms 11: 400ms. |





| 4-3 | VDD_DELAY | R/W | 11 | The PWROK delay timing from VDD3VOK by followed setting 00 : 100ms   01 : 200ms   10 : 300ms   11 : 400ms |
|-----|-----------|-----|----|-----------------------------------------------------------------------------------------------------------|
| 2-0 | Reserved  | R/W | 0  | Dummy register.                                                                                           |

### ACPI Control Register 3 — Index F6h

| Bit | Name        | R/W                                                                                                                          | Default | Description                                                                                                                                               |
|-----|-------------|------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S3_SEL      | R/W                                                                                                                          | 0       | Select the KBC S3 state.  0: Enter S3 state when internal VDD3VOK signal de-asserted.  1: Enter S3 state when S3# is low or the TS3 register is set to 1. |
| 6   | SPI_RST_EN  | IR/WI0I                                                                                                                      |         | Disable SPI time out reset signal     Enable SPI time out reset signal output form PWROK.                                                                 |
| 5   | WDT_RST_EN  | R/W I 0 I                                                                                                                    |         | Disable WDT time out reset signal     Enable WDT time out reset signal output form PWROK.                                                                 |
| 4   | PSON_DEL_EN | R/W 0: PSON# is the inverted of S3# signal.  1: PSON# will sink low only if the time after the last turn-off elapse seconds. |         | 1: PSON# will sink low only if the time after the last turn-off elapse at least 4                                                                         |
| 3-0 | Reserved    | -                                                                                                                            | -       | Reserved                                                                                                                                                  |



## 9. Electrical Characteristics

### **Absolute Maximum Ratings**

| PARAMETER             | RATING          | UNIT |
|-----------------------|-----------------|------|
| Power Supply Voltage  | -0.5 to 5.5     | V    |
| Input Voltage         | -0.5 to VDD+0.5 | V    |
| Operating Temperature | 0 to 70         | ° C  |
| Storage Temperature   | -55 to 150      | ° C  |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device

### **DC Characteristics**

(Ta =  $0^{\circ}$  C to  $70^{\circ}$  C, VDD =  $3.3V \pm 10\%$ , VSS = 0V) (Note)

| Parameter                        | Conditions                                                                                                                             | MIN | TYP | MAX | Unit |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Temperature Error, Remote Diode  | $60 ^{\circ}\text{C} < \text{T}_{\text{D}} < 100 ^{\circ}\text{C}, \text{ VCC} = 3.0 \text{V to } 3.6 \text{V}$                        |     | ± 1 | ± 3 | °C   |
| Temperature Error, Remote Diode  | $-40 ^{\circ}\text{C} < \text{T}_{\text{D}} < 60 ^{\circ}\text{C}$ $100 ^{\circ}\text{C} < \text{T}_{\text{D}} < 127 ^{\circ}\text{C}$ |     | ± 1 | ± 3 |      |
| Supply Voltage range             |                                                                                                                                        | 3.0 | 3.3 | 3.6 | ٧    |
| Average operating supply current |                                                                                                                                        |     | 10  |     | mΑ   |
| Standby supply current           |                                                                                                                                        |     | 5   |     | uA   |
| VBAT Current                     |                                                                                                                                        |     | 1   |     | uA   |
| Resolution                       |                                                                                                                                        |     | 1   |     | °C   |
| Power on reset threshold         |                                                                                                                                        |     | 2.2 | 2.4 | V    |
| Diada aguraa gurrant             | High Level                                                                                                                             |     | 95  |     | uA   |
| Diode source current             | Low Level                                                                                                                              |     | 10  |     | uA   |

| PARAMETER                                                                                                | SYM.                                                                                            | MIN.     | TYP.     | MAX.      | UNIT       | CONDITIONS  |  |  |
|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------|----------|-----------|------------|-------------|--|--|
| I/OOD <sub>12t</sub> -TTL level bi-directional pin, Output pin with 12mA source-sink capability, and can |                                                                                                 |          |          |           |            |             |  |  |
| programming to open-drain function.                                                                      |                                                                                                 |          |          |           |            |             |  |  |
| Input Low Threshold Voltage                                                                              | Vt-                                                                                             |          |          | 0.8       | V          | VDD = 3.3 V |  |  |
| Input High Threshold Voltage                                                                             | Vt+                                                                                             | 2.0      |          |           | V          | VDD = 3.3 V |  |  |
| Output Low Current                                                                                       | IOL                                                                                             |          | -12      | -9        | mA         | VOL = 0.4 V |  |  |
| Output High Current                                                                                      | ЮН                                                                                              | +9       | +12      |           | mA         | VOH = 2.4V  |  |  |
| Input High Leakage                                                                                       | I                                                                                               |          |          | +1        | μΑ         | VIN = VDD   |  |  |
| Input Low Leakage                                                                                        | L                                                                                               | -1       |          |           | μΑ         | VIN = 0V    |  |  |
| I/O <sub>12t</sub> - TTL level bi-dire                                                                   | I/O <sub>12t</sub> - TTL level bi-directional pin, Output pin with 12mA source-sink capability. |          |          |           |            |             |  |  |
| Input Low Threshold Voltage                                                                              | Vt-                                                                                             |          |          | 0.6       | V          | VDD = 3.3 V |  |  |
| Input High Threshold Voltage                                                                             | Vt+                                                                                             | 0.9      |          |           | V          | VDD = 3.3 V |  |  |
| Output High Current                                                                                      | ЮН                                                                                              | +9       | +12      |           | mA         | VOH = 2.4V  |  |  |
| Input High Leakage                                                                                       | ILIH                                                                                            |          |          | +1        | μΑ         | VIN = 1.2V  |  |  |
| Input Low Leakage                                                                                        | ILIL                                                                                            | -1       |          |           | μΑ         | VIN = 0V    |  |  |
| IN <sub>st</sub>                                                                                         | - TTL le                                                                                        | vel inpu | ıt pin w | ith schmi | itt trigge | er          |  |  |
| Input Low Voltage                                                                                        | VIL                                                                                             |          |          | 0.8       | V          |             |  |  |
| Input High Voltage                                                                                       | VIH                                                                                             | 2.0      |          |           | V          |             |  |  |
| Input High Leakage                                                                                       | ILIH                                                                                            |          |          | +1        | μΑ         | VIN = VDD   |  |  |
| Input Low Leakage                                                                                        | ILIL                                                                                            | -1       |          |           | μΑ         | VIN = 0 V   |  |  |
| IN <sub>t,5v</sub> - TTL level input pin with 5V tolerance.                                              |                                                                                                 |          |          |           |            |             |  |  |
| Input Low Voltage                                                                                        | VIL                                                                                             |          |          | 0.8       | V          |             |  |  |



|                                                                                                                                           |           |          |           |              |          | 1 0 100 1                      |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-----------|--------------|----------|--------------------------------|--|
| Input High Voltage                                                                                                                        | VIH       | 2.0      |           |              | V        |                                |  |
| Input High Leakage                                                                                                                        | ILIH      |          |           | +1           | μΑ       | VIN = VDD                      |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       |           |              | μΑ       | VIN = 0 V                      |  |
| IN <sub>st.5v</sub> - TTL level input pin with schmitt trigger, 5V tolerance.                                                             |           |          |           |              |          |                                |  |
| Input Low Voltage                                                                                                                         | VIL .     | •        |           | 0.8          | V        |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 2.0      |           |              | V        |                                |  |
| Input High Leakage                                                                                                                        | ILIH      |          |           | +1           | μA       | VIN = VDD                      |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       |           |              | μА       | VIN = 0 V                      |  |
| •                                                                                                                                         |           | •        | ut with   | 12 mA sin    |          |                                |  |
| Output Low Current                                                                                                                        | IOL       | Outp     | -12       | 12 1117 3111 | mA       | VOL = 0.4V                     |  |
| OD <sub>12.5v</sub> -Open-d                                                                                                               |           | nut with |           | sink can     |          |                                |  |
| Output Low Current                                                                                                                        | IOL       | put witi | -12       | Silik Capa   | mA       | VOL = 0.4V                     |  |
| ·                                                                                                                                         |           |          |           | ability pu   |          |                                |  |
| O <sub>8,u47,5v</sub> - Output pin with                                                                                                   |           |          |           | ability, pu  |          |                                |  |
| Output High Current                                                                                                                       | IOH       | +6       | +8        |              | mA       | VOH = 2.4V                     |  |
|                                                                                                                                           |           |          |           | ource-sin    |          |                                |  |
| Output High Current                                                                                                                       | IOH       | +9       | +12       |              | mA       | VOH = 2.4V                     |  |
|                                                                                                                                           |           |          |           | ource-sin    |          |                                |  |
| Output High Current                                                                                                                       | IOH       | +26      | +30       |              | mA       | VOH = 2.4V                     |  |
| IN <sub>st, Iv</sub> - TTL                                                                                                                | level in  | put pin  | with sc   | hmitt trig   | ger, low | voltage.                       |  |
| Input Low Voltage                                                                                                                         | VIL       |          |           | 0.8          | V        |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 2.0      |           |              | V        |                                |  |
| Input High Leakage                                                                                                                        | ILIH      |          |           | 1            | μA       | VIN = VDD                      |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       |           |              | μA       | VIN = 0 V                      |  |
| I/OD <sub>12st.lv</sub> -TTL level bi-direct                                                                                              | onal pi   | n with s | chmitt    | triager. O   | pen-dra  | nin output with12 mA sink      |  |
| 2 0 - 125t, IV                                                                                                                            | -         |          |           | voltage.     |          |                                |  |
| Input Low Voltage                                                                                                                         | VIL       |          | , ,       | 0.8          | V        |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 2.0      |           | 0.0          | V        |                                |  |
| Output Low Current                                                                                                                        | IOL       |          | +12       |              | mA       | VOL = 0.4V                     |  |
| Input High Leakage                                                                                                                        | ILIH      |          | 1,2       | +1           | μΑ       | VIN = VDD                      |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       |           |              | μΑ       | VIN = 0V                       |  |
| I/OD <sub>16,st,5v</sub> -TTL level bi-direct                                                                                             |           |          | chmitt    | trigger O    |          |                                |  |
| 1/05/16,st,5v-1112 16 ver bi-direct                                                                                                       | ionai pi  |          |           | V toleran    |          | ani output with to ma sink     |  |
| Input Low Voltage                                                                                                                         | VIL       | Oupe     | ionity, c | 0.8          | V V      |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 2.0      |           | 0.0          | V        |                                |  |
| Output Low Current                                                                                                                        | IOL       | 2.0      | +16       |              | mA       | VOL = 0.4V                     |  |
|                                                                                                                                           |           |          | +10       | . 1          |          | VIN = VDD                      |  |
| Input High Leakage                                                                                                                        | ILIH      |          |           | +1           | μΑ       |                                |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       | 0)/ \/!!  | \ 0.0\(\).   | μΑ       | VIN = 0V                       |  |
| I/O <sub>D8,st, Iv</sub> - Low level bi-direction                                                                                         | ai pin (V | 'ın → U. |           | → U.6V.) \   | with SCI | imitt trigger. Output with 8mA |  |
| Input Low Voltage                                                                                                                         | \/!!      | 1        | drive.    | 0.0          | 17       |                                |  |
| Input Low Voltage                                                                                                                         | VIL       | 0.0      |           | 0.6          | V        |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 0.9      |           |              | V        | 1011 1011                      |  |
| Output High Current                                                                                                                       | IOH       |          | +8        |              | mA       | VOH = 1.0V                     |  |
| Input High Leakage                                                                                                                        | ILIH      |          |           | +1           | μΑ       | VIN = VDD                      |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       |           |              | μА       | VIN = 0 V                      |  |
| $I/O_{s1, D8, st, lv}$ - Low level bi-directional pin (VIH $\rightarrow$ 0.9V, VIL $\rightarrow$ 0.6V.) with schmitt trigger. Output with |           |          |           |              |          |                                |  |
| 8mA drive and 1mA sink capability.                                                                                                        |           |          |           |              |          |                                |  |
| Input Low Voltage                                                                                                                         | VIL       |          |           | 0.6          | V        |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 0.9      |           |              | V        |                                |  |
| Output High Current                                                                                                                       | IOH       |          | +8        |              | mA       | VOH = 1.0V                     |  |
| Input Low Leakage                                                                                                                         | ILIL      | -1       |           |              | μΑ       | VIN = 0 V                      |  |
| I/OOD <sub>12.st.ly</sub> - Low level bi-direc                                                                                            | tional p  | in with  | schmitt   | trigger, c   | an sele  | ct to OD or OUT by register,   |  |
| with 12 mA source-sink capability.                                                                                                        |           |          |           |              |          |                                |  |
| Input Low Voltage                                                                                                                         | VIL       |          |           | 0.8          | V        |                                |  |
| Input High Voltage                                                                                                                        | VIH       | 2.0      |           |              | V        |                                |  |
| pattingii tollago                                                                                                                         | 1 7 1     |          | <u> </u>  | <u> </u>     | <u> </u> | <u> </u>                       |  |





| Output Low Current | IOL  |    | -12 |    | mA | VOH = 0.4V |
|--------------------|------|----|-----|----|----|------------|
| Input High Leakage | ILIH |    |     | +1 | μΑ | VIN = VDD  |
| Input Low Leakage  | ILIL | -1 |     |    | μΑ | VIN = 0 V  |



# 10.Ordering Information

| Part Number | Package Type          | Production Flow            |
|-------------|-----------------------|----------------------------|
| F81801U     | 64-TQFP Green Package | Commercial, 0°C to +70°C   |
| F81801U-I   | 64-TQFP Green Package | Industrial, -40°C to +85°C |

# 11.Top Marking Specification

The version identification is shown as the bold red characters. Please refer to below for detail:





1<sup>st</sup> Line: Fintek Logo

2<sup>nd</sup> Line: Device Name → F81801U/F81801U-I

2<sup>nd</sup> Line: Assembly Plant Code (X) + Assembled Year Code (X) + Week Code (XX) + Fintek Internal Code (XX) + IC Version (X) where A means version A, B means version B, ...

3<sup>rd</sup> Line: Wafer Fab Code (XXXX...XX)

: Pin 1 Identifier



# 12. Package Dimensions

### **64 TQFP**



| VARIATIONS (ALL DIMENSIONS SHOWN IN MM) |          |      |      |  |  |  |
|-----------------------------------------|----------|------|------|--|--|--|
| SYMBOLS                                 | MIN.     | NOM. | MAX. |  |  |  |
| Α                                       |          |      | 1.20 |  |  |  |
| A1                                      | 0.05     |      | 0.15 |  |  |  |
| A2                                      | 0.95     | 1.00 | 1.05 |  |  |  |
| ь                                       | 0.13     | 0.18 | 0.23 |  |  |  |
| С                                       | 0.09     |      | 0.20 |  |  |  |
| D                                       | 9.00 BSC |      |      |  |  |  |
| D1                                      | 7.00 BSC |      |      |  |  |  |
| Е                                       | 9.00 BSC |      |      |  |  |  |
| E1                                      | 7.00 BSC |      |      |  |  |  |
| e                                       | 0.40 BSC |      |      |  |  |  |
| L                                       | 0.45     | 0.60 | 0.75 |  |  |  |
| L1                                      | 1.00 REF |      |      |  |  |  |
| θ                                       | 0,       | 3.5* | 7*   |  |  |  |













Headquarters 3F-7, No 36, Tai Yuan St.,

Chupei City, Hsinchu, Taiwan 302, R.O.C.

TEL: 886-3-5600168

FAX: 886-3-5600166

www: http://www.fintek.com.tw

Taipei Office

Bldg. K4, 7F, No.700, Chung Cheng Rd.,

Chungho City, Taipei, Taiwan 235, R.O.C.

TEL: 866-2-8227-8027

FAX: 866-2-8227-8037

Please note that all datasheet and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this datasheet belong to their respective owner





# **13.Application Circuit**

F81801





















Fire Fintek \_



Feature Intergration Technology Inc

















Firek \_\_



Temperature Sensing

COPEN#

COPEN#

COPEN#

CASE OPEN CIRCUIT













## Feature Integration Technology Inc.















